Rev. 1.00 Mar. 12, 2008 Page xxi of xIviii
19.4.1
LPC interface Activation ...................................................................................... 733
19.4.2
LPC I/O Cycles..................................................................................................... 733
19.4.3
SMIC Mode Transfer Flow................................................................................... 735
19.4.4
BT Mode Transfer Flow ....................................................................................... 738
19.4.5
Gate A20 ............................................................................................................... 740
19.4.6
LPC Interface Shutdown Function (LPCPD)........................................................ 743
19.4.7
LPC Interface Serialized Interrupt Operation (SERIRQ) ..................................... 747
19.4.8
LPC Interface Clock Start Request ....................................................................... 749
19.4.9
SCIF Control from LPC Interface......................................................................... 749
19.5
Interrupt Sources................................................................................................................ 750
19.5.1
IBFI1, IBFI2, IBFI3, and ERRI ............................................................................ 750
19.5.2
SMI, HIRQ1, HIRQ3, HIRQ4, HIRQ5, HIRQ6, HIRQ7, HIRQ8, HIRQ9,
HIRQ10, HIRQ11, HIRQ12, HIRQ13, HIRQ14, and HIRQ15............................ 751
19.6
Usage Note......................................................................................................................... 754
19.6.1
Data Conflict......................................................................................................... 754
Section 20 Ethernet Controller (EtherC)............................................................757
20.1
Features.............................................................................................................................. 757
20.2
Input/Output Pins ............................................................................................................... 759
20.3
Register Description........................................................................................................... 760
20.3.1
EtherC Mode Register (ECMR)............................................................................ 761
20.3.2
EtherC Status Register (ECSR) ............................................................................ 764
20.3.3
EtherC Interrupt Permission Register (ECSIPR) .................................................. 766
20.3.4
PHY Interface Register (PIR) ............................................................................... 767
20.3.5
MAC Address High Register (MAHR) ................................................................ 768
20.3.6
MAC Address Low Register (MALR).................................................................. 768
20.3.7
Receive Frame Length Register (RFLR) .............................................................. 769
20.3.8
PHY Status Register (PSR)................................................................................... 770
20.3.9
Transmit Retry Over Counter Register (TROCR) ................................................ 770
20.3.10
Delayed Collision Detect Counter Register (CDCR)............................................ 771
20.3.11
Lost Carrier Counter Register (LCCR) ................................................................. 771
20.3.12
Carrier Not Detect Counter Register (CNDCR) ................................................... 771
20.3.13
CRC Error Frame Counter Register (CEFCR)...................................................... 772
20.3.14
Frame Receive Error Counter Register (FRECR)................................................. 772
20.3.15
Too-Short Frame Receive Counter Register (TSFRCR)....................................... 772
20.3.16
Too-Long Frame Receive Counter Register (TLFRCR)....................................... 773
20.3.17
Residual-Bit Frame Counter Register (RFCR) ..................................................... 773
20.3.18
Multicast Address Frame Counter Register (MAFCR)......................................... 773
20.3.19
IPG Register (IPGR) ............................................................................................. 774
20.3.20
Automatic PAUSE Frame Set Register (APR) ..................................................... 774
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...