Rev. 1.00 Mar. 12, 2008 Page xx of xIviii
18.6
Usage Notes ....................................................................................................................... 651
Section 19 LPC Interface (LPC)........................................................................ 665
19.1
Features.............................................................................................................................. 665
19.2
Input/Output Pins............................................................................................................... 668
19.3
Register Descriptions ......................................................................................................... 669
19.3.1
Host Interface Control Registers 0 and 1 (HICR0 and HICR1)............................ 671
19.3.2
Host Interface Control Registers 2 and 3 (HICR2 and HICR3)............................ 679
19.3.3
Host Interface Control Register 4 (HICR4) .......................................................... 682
19.3.4
Host Interface Control Register 5 (HICR5) .......................................................... 683
19.3.5
Pin Function Control Register (PINFNCR) .......................................................... 684
19.3.6
LPC Channel 1, 2 Address Register H, L (LADR12H, LADR12L)..................... 684
19.3.7
LPC Channel 3 Address Register H, L (LADR3H, LADR3L)............................. 686
19.3.8
Input Data Registers 1 to 3 (IDR1 to IDR3) ......................................................... 689
19.3.9
Output Data Registers 0 to 3 (ODR1 to ODR3) ................................................... 689
19.3.10
Bidirectional Data Registers 0 to 15 (TWR0 to TWR15)..................................... 690
19.3.11
Status Registers 1 to 3 (STR1 to STR3) ............................................................... 691
19.3.12
SERIRQ Control Register 0 (SIRQCR0).............................................................. 699
19.3.13
SERIRQ Control Register 1 (SIRQCR1).............................................................. 703
19.3.14
SERIRQ Control Register 2 (SIRQCR2).............................................................. 707
19.3.15
SERIRQ Control Register 3 (SIRQCR3).............................................................. 708
19.3.16
SERIRQ Control Register 4 (SIRQCR4).............................................................. 709
19.3.17
SERIRQ Control Register 5 (SIRQCR5).............................................................. 710
19.3.18
Host Interface Select Register (HISEL)................................................................ 711
19.3.19
SCIF Address Register (SCIFADRH, SCIFADRL) ............................................. 712
19.3.20
SMIC Flag Register (SMICFLG) ......................................................................... 713
19.3.21
SMIC Control Status Register (SMICCSR).......................................................... 714
19.3.22
SMIC Data Register (SMICDTR) ........................................................................ 714
19.3.23
SMIC Interrupt Register 0 (SMICIR0) ................................................................. 715
19.3.24
SMIC Interrupt Register 1 (SMICIR1) ................................................................. 717
19.3.25
BT Status Register 0 (BTSR0).............................................................................. 718
19.3.26
BT Status Register 1 (BTSR1).............................................................................. 721
19.3.27
BT Control Status Register 0 (BTCSR0).............................................................. 724
19.3.28
BT Control Status Register 1 (BTCSR1).............................................................. 725
19.3.29
BT Control Register (BTCR)................................................................................ 727
19.3.30
BT Data Buffer (BTDTR)..................................................................................... 730
19.3.31
BT Interrupt Mask Register (BTIMSR)................................................................ 730
19.3.32
BT FIFO Valid Size Register 0 (BTFVSR0) ........................................................ 732
19.3.33
BT FIFO Valid Size Register 1 (BTFVSR1) ........................................................ 732
19.4
Operation ........................................................................................................................... 733
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...