Rev. 1.00 Mar. 12, 2008 Page xliii of xIviii
Table 8.8
Port D Input Pull-Up MOS States......................................................................... 261
Table 8.9
Port Functions....................................................................................................... 271
Table 8.10
Port 1 Input Pull-Up MOS States.......................................................................... 277
Table 8.11
Port 2 Input Pull-Up MOS States.......................................................................... 282
Table 8.12
Port 3 Input Pull-Up MOS States.......................................................................... 288
Table 8.13
Port 4 Input Pull-Up MOS States.......................................................................... 296
Table 8.14
Port 6 Input Pull-Up MOS States.......................................................................... 308
Table 8.15
Input Pull-Up MOS States .................................................................................... 329
Table 8.16
Port D Input Pull-Up MOS States......................................................................... 345
Section 9 14-Bit PWM Timer (PWMX)
Table 9.1
Pin Configuration.................................................................................................. 358
Table 9.2
Clock Select of PWMX_1 and PWMX_0 ............................................................ 363
Table 9.3
Settings and Operation (Examples when
φ
= 34 MHz)......................................... 366
Table 9.4
Locations of Additional Pulses Added to Base Pulse (When CFS = 1)................ 371
Section 10 16-Bit Free-Running Timer (FRT)
Table 10.1
FRT Interrupt Sources .......................................................................................... 384
Table 10.2
Switching of Internal Clock and FRC Operation.................................................. 389
Section 11 8-Bit Timer (TMR)
Table 11.1 (1)
Clock Input to TCNT and Count Condition (TMR_0) ................................. 397
Table 11.1 (2)
Clock Input to TCNT and Count Condition (TMR_1) ................................. 398
Table 11.1 (3)
Clock Input to TCNT and Count Condition (TMR_X, TMR_Y) ................. 398
Table 11.2
Registers Accessible by TMR_X/TMR_Y ........................................................... 403
Table 11.3
Interrupt Sources of 8-Bit Timers TMR_0, TMR_1, TMR_Y, and TMR_X ....... 407
Table 11.4
Switching of Internal Clocks and TCNT Operation.............................................. 411
Section 12 Watchdog Timer (WDT)
Table 12.1
Pin Configuration.................................................................................................. 415
Table 12.2
WDT Interrupt Source .......................................................................................... 424
Section 13 Serial Communication Interface (SCI)
Table 13.1
Pin Configuration.................................................................................................. 432
Table 13.2
Relationships between N Setting in BRR and Bit Rate B..................................... 445
Table 13.3
Examples of BRR Settings for Various Bit Rates (Asynchronous Mode)............ 446
Table 13.4
Maximum Bit Rate for Each Frequency (Asynchronous Mode) .......................... 446
Table 13.5
Maximum Bit Rate with External Clock Input (Asynchronous Mode) ................ 446
Table 13.6
BRR Settings for Various Bit Rates (Clock Synchronous Mode)......................... 447
Table 13.7
Maximum Bit Rate with External Clock Input (Clock Synchronous Mode) ........ 448
Table 13.8
BRR Settings for Various Bit Rates
(Smart Card Interface Mode, n = 0, s = 372)........................................................ 448
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...