Rev. 1.00 Mar. 12, 2008 Page xvii of xIviii
13.8
Interrupt Sources................................................................................................................ 487
13.8.1
Interrupts in Normal Serial Communication Interface Mode ............................... 487
13.8.2
Interrupts in Smart Card Interface Mode .............................................................. 488
13.9
Usage Notes ....................................................................................................................... 489
13.9.1
Module Stop Mode Setting ................................................................................... 489
13.9.2
Break Detection and Processing ........................................................................... 489
13.9.3
Mark State and Break Sending.............................................................................. 489
13.9.4
Receive Error Flags and Transmit Operations
(Clock Synchronous Mode Only) ......................................................................... 489
13.9.5
Relation between Writing to TDR and TDRE Flag .............................................. 489
13.9.6
Restrictions on Using DTC................................................................................... 490
13.9.7
SCI Operations during Mode Transitions ............................................................. 491
13.9.8
Notes on Switching from SCK Pins to Port Pins .................................................. 495
Section 14 CRC Operation Circuit (CRC).........................................................497
14.1
Features.............................................................................................................................. 497
14.2
Register Descriptions ......................................................................................................... 498
14.2.1
CRC Control Register (CRCCR) .......................................................................... 498
14.2.2
CRC Data Input Register (CRCDIR).................................................................... 499
14.2.3
CRC Data Output Register (CRCDOR)................................................................ 499
14.3
CRC Operation Circuit Operation...................................................................................... 499
14.4
Note on CRC Operation Circuit......................................................................................... 503
Section 15 Serial Communication Interface with FIFO (SCIF) ........................505
15.1
Features.............................................................................................................................. 505
15.2
Input/Output Pins ............................................................................................................... 507
15.3
Register Descriptions ......................................................................................................... 508
15.3.1
Receive Shift Register (FRSR) ............................................................................. 509
15.3.2
Receive Buffer Register (FRBR) .......................................................................... 509
15.3.3
Transmitter Shift Register (FTSR)........................................................................ 509
15.3.4
Transmitter Holding Register (FTHR).................................................................. 510
15.3.5
Divisor Latch H, L (FDLH, FDLL) ...................................................................... 510
15.3.6
Interrupt Enable Register (FIER).......................................................................... 511
15.3.7
Interrupt Identification Register (FIIR)................................................................. 512
15.3.8
FIFO Control Register (FFCR) ............................................................................. 514
15.3.9
Line Control Register (FLCR) .............................................................................. 515
15.3.10
Modem Control Register (FMCR) ........................................................................ 516
15.3.11
Line Status Register (FLSR) ................................................................................. 518
15.3.12
Modem Status Register (FMSR)........................................................................... 522
15.3.13
Scratch Pad Register (FSCR)................................................................................ 523
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...