Rev. 1.00 Mar. 12, 2008 Page x of xIviii
2.7.6
Immediate
#xx:8, #xx:16, or #xx:32.................................................................... 53
2.7.7
Program-Counter Relative
@(d:8, PC) or @(d:16, PC) ...................................... 53
2.7.8
Memory Indirect
@@aa:8 ................................................................................... 54
2.7.9
Effective Address Calculation ................................................................................ 55
2.8
Processing States.................................................................................................................. 57
2.9
Usage Note........................................................................................................................... 59
2.9.1
Notes on Using the Bit Operation Instruction......................................................... 59
Section 3 MCU Operating Modes ....................................................................... 61
3.1
Operating Mode Selection ................................................................................................... 61
3.2
Register Descriptions ........................................................................................................... 62
3.2.1
Mode Control Register (MDCR) ............................................................................ 62
3.2.2
System Control Register (SYSCR) ......................................................................... 63
3.2.3
Serial Timer Control Register (STCR) ................................................................... 64
3.3
Operating Mode Descriptions .............................................................................................. 66
3.3.1
Mode 2.................................................................................................................... 66
3.4
Address Map ........................................................................................................................ 67
Section 4 Exception Handling ............................................................................. 69
4.1
Exception Handling Types and Priority............................................................................... 69
4.2
Exception Sources and Exception Vector Table .................................................................. 70
4.3
Reset .................................................................................................................................... 72
4.3.1
Reset Exception Handling ...................................................................................... 72
4.3.2
Interrupts after Reset............................................................................................... 73
4.3.3
On-Chip Peripheral Modules after Reset is Cancelled ........................................... 73
4.4
Interrupt Exception Handling .............................................................................................. 74
4.5
Trap Instruction Exception Handling................................................................................... 74
4.6
Stack Status after Exception Handling................................................................................. 75
4.7
Usage Note........................................................................................................................... 76
Section 5 Interrupt Controller.............................................................................. 77
5.1
Features................................................................................................................................ 77
5.2
Input/Output Pins................................................................................................................. 78
5.3
Register Descriptions ........................................................................................................... 79
5.3.1
Interrupt Control Registers A to D (ICRA to ICRD) .............................................. 79
5.3.2
Address Break Control Register (ABRKCR) ......................................................... 80
5.3.3
Break Address Registers A to C (BARA to BARC)............................................... 81
5.3.4
IRQ Sense Control Registers (ISCR16H, ISCR16L, ISCRH, ISCRL)................... 82
5.3.5
IRQ Enable Registers (IER16, IER) ....................................................................... 84
5.3.6
IRQ Status Registers (ISR16, ISR) ......................................................................... 85
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...