
Rev. 1.00 Mar. 12, 2008 Page xii of xIviii
6.8
Bus Arbitration .................................................................................................................. 155
6.8.1
Overview .............................................................................................................. 155
6.8.2
Operation .............................................................................................................. 155
6.8.3
Bus Mastership Transfer Timing .......................................................................... 156
Section 7 Data Transfer Controller (DTC) ........................................................ 159
7.1
Features.............................................................................................................................. 159
7.2
Register Descriptions ......................................................................................................... 161
7.2.1
DTC Mode Register A (MRA) ............................................................................. 162
7.2.2
DTC Mode Register B (MRB).............................................................................. 163
7.2.3
DTC Source Address Register (SAR)................................................................... 163
7.2.4
DTC Destination Address Register (DAR)........................................................... 163
7.2.5
DTC Transfer Count Register A (CRA) ............................................................... 164
7.2.6
DTC Transfer Count Register B (CRB)................................................................ 164
7.2.7
DTC Enable Registers (DTCER).......................................................................... 164
7.2.8
DTC Vector Register (DTVECR)......................................................................... 165
7.2.9
Keyboard Comparator Control Register (KBCOMP)........................................... 166
7.2.10
Event Counter Control Register (ECCR).............................................................. 167
7.2.11
Event Counter Status Register (ECS) ................................................................... 168
7.3
DTC Event Counter ........................................................................................................... 169
7.3.1
Event Counter Handling Priority .......................................................................... 170
7.3.2
Usage Notes .......................................................................................................... 171
7.4
Activation Sources............................................................................................................. 171
7.5
Location of Register Information and DTC Vector Table ................................................. 173
7.6
Operation ........................................................................................................................... 175
7.6.1
Normal Mode........................................................................................................ 176
7.6.2
Repeat Mode......................................................................................................... 177
7.6.3
Block Transfer Mode ............................................................................................ 178
7.6.4
Chain Transfer ...................................................................................................... 179
7.6.5
Interrupt Sources................................................................................................... 180
7.6.6
Operation Timing.................................................................................................. 180
7.6.7
Number of DTC Execution States ........................................................................ 182
7.7
Procedures for Using DTC................................................................................................. 183
7.7.1
Activation by Interrupt.......................................................................................... 183
7.7.2
Activation by Software ......................................................................................... 183
7.8
Examples of Use of the DTC ............................................................................................. 184
7.8.1
Normal Mode........................................................................................................ 184
7.8.2
Software Activation .............................................................................................. 185
7.9
Usage Notes ....................................................................................................................... 186
7.9.1
Module Stop Mode Setting ................................................................................... 186
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...