Rev. 1.00 Mar. 12, 2008 Page xiv of xIviii
8.3.2
Port Control Register 0 (PTCNT0) ....................................................................... 356
Section 9 14-Bit PWM Timer (PWMX) ........................................................... 357
9.1
Features.............................................................................................................................. 357
9.2
Input/Output Pins............................................................................................................... 358
9.3
Register Descriptions ......................................................................................................... 358
9.3.1
PWMX (D/A) Counter (DACNT) ........................................................................ 359
9.3.2
PWMX (D/A) Data Registers A and B (DADRA and DADRB) ......................... 360
9.3.3
PWMX (D/A) Control Register (DACR) ............................................................. 362
9.3.4
Peripheral Clock Select Register (PCSR) ............................................................. 363
9.4
Bus Master Interface .......................................................................................................... 364
9.5
Operation ........................................................................................................................... 365
Section 10 16-Bit Free-Running Timer (FRT).................................................. 373
10.1
Features.............................................................................................................................. 373
10.2
Register Descriptions ......................................................................................................... 375
10.2.1
Free-Running Counter (FRC) ............................................................................... 375
10.2.2
Output Compare Registers A and B (OCRA and OCRB) .................................... 375
10.2.3
Output Compare Registers AR and AF (OCRAR and OCRAF) .......................... 376
10.2.4
Timer Interrupt Enable Register (TIER)............................................................... 377
10.2.5
Timer Control/Status Register (TCSR)................................................................. 378
10.2.6
Timer Control Register (TCR).............................................................................. 379
10.2.7
Timer Output Compare Control Register (TOCR) ............................................... 380
10.3
Operation Timing............................................................................................................... 381
10.3.1
FRC Increment Timing......................................................................................... 381
10.3.2
Output Compare Output Timing........................................................................... 381
10.3.3
FRC Clear Timing ................................................................................................ 382
10.3.4
Timing of Output Compare Flag (OCF) Setting ................................................... 382
10.3.5
Timing of FRC Overflow Flag (OVF) Setting...................................................... 383
10.3.6
Automatic Addition Timing.................................................................................. 384
10.4
Interrupt Sources................................................................................................................ 384
10.5
Usage Notes ....................................................................................................................... 385
10.5.1
Conflict between FRC Write and Clear ................................................................ 385
10.5.2
Conflict between FRC Write and Increment......................................................... 386
10.5.3
Conflict between OCR Write and Compare-Match .............................................. 387
10.5.4
Switching of Internal Clock and FRC Operation.................................................. 388
Section 11 8-Bit Timer (TMR).......................................................................... 391
11.1
Features.............................................................................................................................. 391
11.2
Register Descriptions ......................................................................................................... 394
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...