Rev. 1.00 Mar. 12, 2008 Page xxvi of xIviii
26.3
Register Descriptions ....................................................................................................... 1022
26.3.1
Instruction Register (SDIR) ................................................................................ 1023
26.3.2
Bypass Register (SDBPR) .................................................................................. 1024
26.3.3
Boundary Scan Register (SDBSR) ..................................................................... 1024
26.3.4
ID Code Register (SDIDR)................................................................................. 1042
26.4
Operation ......................................................................................................................... 1043
26.4.1
TAP Controller State Transitions........................................................................ 1043
26.4.2
JTAG Reset......................................................................................................... 1044
26.5
Boundary Scan................................................................................................................. 1044
26.5.1
Supported Instructions ........................................................................................ 1044
26.6
Usage Notes ..................................................................................................................... 1047
Section 27 Clock Pulse Generator................................................................... 1051
27.1
Oscillator.......................................................................................................................... 1052
27.1.1
Connecting Crystal Resonator ............................................................................ 1052
27.1.2
External Clock Input Method ............................................................................. 1053
27.2
PLL Multiplier Circuit ..................................................................................................... 1054
27.3
Medium-Speed Clock Divider ......................................................................................... 1054
27.4
Bus Master Clock Select Circuit...................................................................................... 1054
27.5
Subclock Input Circuit ..................................................................................................... 1054
27.6
Subclock Waveform Shaping Circuit .............................................................................. 1054
27.7
Clock Select Circuit ......................................................................................................... 1055
27.8
Usage Notes ..................................................................................................................... 1056
27.8.1
Note on Resonator .............................................................................................. 1056
27.8.2
Notes on Board Design ....................................................................................... 1056
27.8.3
Note on Operation Check ................................................................................... 1056
Section 28 Power-Down Modes...................................................................... 1057
28.1
Register Descriptions ....................................................................................................... 1058
28.1.1
Standby Control Register (SBYCR) ................................................................... 1058
28.1.2
Low-Power Control Register (LPWRCR) .......................................................... 1061
28.1.3
Module Stop Control Registers H, L, and A
(MSTPCRH, MSTPCRL, MSTPCRA) .............................................................. 1062
28.1.4
Sub-Chip Module Stop Control Registers BH, BL
(SUBMSTPBH, SUBMSTPBL)......................................................................... 1064
28.2
Mode Transitions and LSI States ..................................................................................... 1065
28.3
Medium-Speed Mode ...................................................................................................... 1067
28.4
Sleep Mode ...................................................................................................................... 1068
28.5
Software Standby Mode................................................................................................... 1069
28.6
Hardware Standby Mode ................................................................................................. 1071
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...