Rev. 1.00 Mar. 12, 2008 Page xliv of xIviii
Table 13.9
Maximum Bit Rate for Each Frequency
(Smart Card Interface Mode, S = 372) ................................................................. 448
Table 13.10
Serial Transfer Formats (Asynchronous Mode)................................................ 450
Table 13.11
SSR Status Flags and Receive Data Handling .................................................. 457
Table 13.12
SCI Interrupt Sources........................................................................................ 487
Table 13.13
SCI Interrupt Sources........................................................................................ 488
Section 15 Serial Communication Interface with FIFO (SCIF)
Table 15.1
Pin Configuration.................................................................................................. 507
Table 15.2
Register Access..................................................................................................... 508
Table 15.3
Interrupt Control Function .................................................................................... 513
Table 15.4
SCIF Output Setting ............................................................................................. 525
Table 15.5
Example of Baud Rate Settings ............................................................................ 526
Table 15.6
Correspondence Between LPC Interface I/O Address and the SCIF Registers .... 537
Table 15.7
Register States ...................................................................................................... 538
Table 15.8
Interrupt Sources................................................................................................... 539
Table 15.9
Interrupt Source, Vector Address, and Interrupt Priority...................................... 539
Section 16 Serial Pin Multiplexed Modes
Table 16.1
Pin Configuration.................................................................................................. 542
Section 17 Synchronous Serial Communication Unit (SSU)
Table 17.1
Pin Configuration.................................................................................................. 553
Table 17.2
Communication Modes and Pin States of SSI and SSO Pins ............................... 566
Table 17.3
Communication Modes and Pin States of SSCK Pin............................................ 567
Table 17.4
Communication Modes and Pin States of
SCS
Pin............................................... 567
Table 17.5
Interrupt Sources................................................................................................... 583
Section 18 I
2
C Bus Interface (IIC)
Table 18.1
Pin Configuration.................................................................................................. 588
Table 18.2
Transfer Format .................................................................................................... 592
Table 18.3
I
2
C bus Transfer Rate (1) ...................................................................................... 596
Table 18.3
I
2
C bus Transfer Rate (2) ...................................................................................... 597
Table 18.4
Flags and Transfer States (Master Mode)............................................................. 604
Table 18.5
Flags and Transfer States (Slave Mode) ............................................................... 605
Table 18.6
Output Data Hold Time ........................................................................................ 616
Table 18.7
ISCMBCR Setting ................................................................................................ 616
Table 18.8
I
2
C Bus Data Format Symbols.............................................................................. 618
Table 18.9
Examples of Operation Using the DTC ................................................................ 647
Table 18.10
IIC Interrupt Source.......................................................................................... 650
Table 18.11
I
2
C Bus Timing (SCL and SDA Outputs)......................................................... 651
Table 18.12
Permissible SCL Rise Time (t
sr
) Values ........................................................... 652
Содержание H8S Family
Страница 2: ...Rev 1 00 Mar 12 2008 Page ii of xIviii...
Страница 8: ...Rev 1 00 Mar 12 2008 Page viii of xIviii...
Страница 28: ...Rev 1 00 Mar 12 2008 Page xxviii of xIviii...
Страница 48: ...Rev 1 00 Mar 12 2008 Page xlviii of xIviii...
Страница 70: ...Section 1 Overview Rev 1 00 Mar 12 2008 Page 22 of 1178 REJ09B0403 0100...
Страница 108: ...Section 2 CPU Rev 1 00 Mar 12 2008 Page 60 of 1178 REJ09B0403 0100...
Страница 116: ...Section 3 MCU Operating Modes Rev 1 00 Mar 12 2008 Page 68 of 1178 REJ09B0403 0100...
Страница 152: ...Section 5 Interrupt Controller Rev 1 00 Mar 12 2008 Page 104 of 1178 REJ09B0403 0100...
Страница 206: ...Section 6 Bus Controller BSC Rev 1 00 Mar 12 2008 Page 158 of 1178 REJ09B0403 0100...
Страница 420: ...Section 9 14 Bit PWM Timer PWMX Rev 1 00 Mar 12 2008 Page 372 of 1178 REJ09B0403 0100...
Страница 476: ...Section 12 Watchdog Timer WDT Rev 1 00 Mar 12 2008 Page 428 of 1178 REJ09B0403 0100...
Страница 552: ...Section 14 CRC Operation Circuit CRC Rev 1 00 Mar 12 2008 Page 504 of 1178 REJ09B0403 0100...
Страница 588: ...Section 15 Serial Communication Interface with FIFO SCIF Rev 1 00 Mar 12 2008 Page 540 of 1178 REJ09B0403 0100...
Страница 632: ...Section 17 Synchronous Serial Communication Unit SSU Rev 1 00 Mar 12 2008 Page 584 of 1178 REJ09B0403 0100...
Страница 712: ...Section 18 I2 C Bus Interface IIC Rev 1 00 Mar 12 2008 Page 664 of 1178 REJ09B0403 0100...
Страница 804: ...Section 19 LPC Interface LPC Rev 1 00 Mar 12 2008 Page 756 of 1178 REJ09B0403 0100...
Страница 838: ...Section 20 Ethernet Controller EtherC Rev 1 00 Mar 12 2008 Page 790 of 1178 REJ09B0403 0100...
Страница 964: ...Section 24 RAM Rev 1 00 Mar 12 2008 Page 916 of 1178 REJ09B0403 0100...
Страница 1066: ...Section 25 Flash Memory Rev 1 00 Mar 12 2008 Page 1018 of 1178 REJ09B0403 0100...
Страница 1098: ...Section 26 Boundary Scan JTAG Rev 1 00 Mar 12 2008 Page 1050 of 1178 REJ09B0403 0100...
Страница 1168: ...Section 30 Platform Environment Control Interface PECI Rev 1 00 Mar 12 2008 Page 1120 of 1178 REJ09B0403 0100...
Страница 1226: ...Rev 1 00 Mar 12 2008 Page 1178 of 1178 REJ09B0403 0100...
Страница 1229: ......
Страница 1230: ...H8S 2472 Group H8S 2462 Group Hardware Manual...