FXTH870xD
Sensors
Freescale Semiconductor, Inc.
107
12.17.7.1
LF Control E - LFCTRLE
12.17.8 LFR Control Register D (LFCTRLD, LPAGE = 1)
The LFCTRLD register contains two control bits for the LF detector and decoder. It is only accessible when the LPAGE bit is set.
$0021
Bit 7
6
5
4
3
2
1
Bit 0
R
AZSC2
AZSC1
AZSC0
W
Reset:
0
0
0
0
0
0
0
0
= Reserved
Figure 84. LF Control E (LFCTRLE)
Table 66. LFCTRLE Register Field Description
Field
Description
7-3
Reserved
Reserved bits
— Not for user access.
2-0
AZSC
LOGAMP AZ Sequencer Control — Control bits for AZ and trim within the LOGAMP.
X00
Nominal AZ sequence - recommended setting
X01
Short amp output release, max delay with Rects
X10
Short amp output release, max delay with Amp input
X11
All short, max delay with end of AZ
0XX
Nominal sensitivity trim - recommended setting
1XX
Sensitivities shifted by - 4 trim steps
$0022
Bit 7
6
5
4
3
2
1
Bit 0
R
AVFOF[1:0]
DEQS
AZDC[1:0]
ONMODE
CHK125[1:0]
W
Reset:
0
0
0
0
0
0
0
0
Figure 85. LFR Control Register D (LFCTRLD, LPAGE = 1)
Table 67. LFCTRLD Register Field Descriptions
Field
Description
7-6
AVFOF
[1:0]
SUM AZ release delay — Control the delay between falling edge of SUM d_az_en input and falling edge of internal AZ control
line.
00 No delay
01 No delay
10 One-half of 125 kHz clock period delay - recommended setting
11 One and one-half of 125 kHz clock periods delay
5
DEQS
DeQing status register
— This read-only status bit allows the reading of the effective activation of the DeQing System.
0
DeQing system not activated
1
DeQing system activated
4-3
AZDC
[1:0]
AZ Digital Control of AZ triggering
— In data receive mode, this bits control the triggering of AZ sequence with respect to both
LFCPTAZ value (ref. LFCTRLB register) and the state of the demodulation input data state.
00 AZ starts after LFCPTAZ numbers of input data edges.
01 Z starts randomly adding -1, 0 or 1 to LFCPTAZ value between each AZ.
10 AZ starts after LFCPTAZ numbers of input data edges and when the input data (d_data) state is 0.
11 AZ starts after LFCPTAZ numbers of input data edges and when the input data (d_data) state is 1 -
recommended
setting.
2
ONMODE
ON Behavior Mode
—
This read/write bit selects how an error will affect the ON time. This bit is cleared by reset.
0
Any error will stop the ON time.
1
If remaining ON time, the LFR will go back to sniff mode at any error - recommended setting.
Содержание FXTH870 D Series
Страница 86: ...FXTH870xD Sensors 84 Freescale Semiconductor Inc Figure 57 Data Flow For Measurements...
Страница 170: ...FXTH870xD Sensors 168 Freescale Semiconductor Inc 19 Package Outline Figure 127 QFN Case Outline...
Страница 171: ...FXTH870xD Sensors Freescale Semiconductor Inc 169 Figure 128 QFN Case Outline...
Страница 172: ...FXTH870xD Sensors 170 Freescale Semiconductor Inc Figure 129 QFN Case Outline...
Страница 173: ...FXTH870xD Sensors Freescale Semiconductor Inc 171...