CHAPTER 4 BUS CONTROL FUNCTION
94
(3) Memory read (0 wait, idle state)
T1
T2
T3
CLKOUT (input)
A1 to A15 (output)
AD0 to AD15
(input/output)
Address
Address
ASTB (output)
R/W (output)
UBEN, LBEN (output)
WAIT (input)
DSTB, RD (output)
H
TI
Data
WRH, WRL (output)
A16 to A21 (output)
Address
Remarks 1.
{
indicates the sampling timing when the number of programmable waits is set to 0.
2.
The broken line indicates the high-impedance state.
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...