CHAPTER 10 SERIAL INTERFACE FUNCTION
290
(ii) Asynchronous serial interface status registers 0, 1 (ASIS0, ASIS1)
ASISn can be read using a 1-bit or 8-bit memory manipulation instruction.
RESET input sets these registers to 00H.
After reset: 00H
R
Address: FFFFF302H, FFFFF312H
7
6
5
4
3
2
1
0
ASISn
0
0
0
0
0
PEn
FEn
OVEn
(n = 0, 1)
PEn
Parity Error Flag
0
No parity error
1
Parity error
(Transmit data parity does not match)
FEn
Framing Error Flag
0
No framing error
1
Framing error
Note 1
(Stop bit not detected)
OVEn
Overrun Error Flag
0
No overrun error
1
Overrun error
Note 2
(Next receive operation was completed before data was read from receive buffer register)
Notes 1. Even if a stop bit length of two bits has been set to bit 2 (SLn) in the asynchronous serial interface
mode register (ASIMn), stop bit detection during a receive operation only applies to a stop bit length
of 1 bit.
2. Be sure to read the contents of the receive buffer register (RXBn) when an overrun error has
occurred.
Until the contents of RXBn are read, further overrun errors will occur when receiving data.
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...