CHAPTER 1 INTRODUCTION
27
1.6
Function Blocks
1.6.1 Internal Block Diagram
Notes 1.
µ
PD703015, 703015Y: 128 Kbytes (mask ROM)
µ
PD70F3017, 70F3017Y: 256 Kbytes (flash memory)
2.
µ
PD703015, 703015Y: 4 Kbytes
µ
PD70F3017,
70F3017Y: 8 Kbytes
3.
SDA and SCL pins are valid only for
µ
PD703015Y and 70F3017Y.
4.
I
2
C function is valid only for
µ
PD703015Y and 70F3017Y.
5.
µ
PD70F3017,
70F3017Y
6.
µ
PD703015,
703015Y
NMI
TI00, TI01
TI10, TI11
TI2/TO2
TI3/TO3
TI4/TO4
TI5/TO5
SO0
SI0/SDA
Note 3
SCK0/SCL
Note 3
SO1/TXD0
SI1/RXD0
SCK1/ASCK0
SO2
S12
SCK2
TXD1
RXD1
ASCK1
TO0, TO1
INTP0-INTP6
SIO
INTC
Note 1
Note 2
ROM
CPU
BCU
RAM
Timer/counter
16-bit timer:
TM0, TM1
8-bit timer:
TM2 to TM5
CSI0/I
2
C
Note 4
CSI1/UART0
CSI2
UART1
DMAC:3ch
Watch timer
Watchdog
timer
Ports
RTP
A/D
converter
CG
PC
32-bit
barrel
shifter
System
register
General-
purpose
registers
32 bits
×
32
Multiplier
16
×
16– 32
ALU
Instruction
queue
HLDRQ (P96)
HLDAK (P95)
ASTB (P94)
DSTB/RD (P93)
R/W/WRH (P92)
UBEN (P91)
LBEN/WRL (P90)
A16-A21 (P60-P65)
A1-A12
(P100-P107, P110-P113)
A13-A15 (P34-P36)
AD0-AD15
(P40-P47, P50-P57)
CLKOUT
X1
X2
XT1 (P114)
XT2
V
DD
V
SS
BV
DD
BV
SS
V
PP
Note 3
IC
Note 4
RESET
WAIT
ANI0-ANI11
RTP0-RTP7
RTPTRG
ADTRG
P00-P07
P10-P15
P20-P27
P30-P37
P40-P47
P50-P57
P60-P65
P70-P77
P80-P83
P90-P96
P100-P107
P110-P113
P114
P120
AV
SS
AV
REF
AV
DD
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...