CHAPTER 6 CLOCK GENERATION FUNCTION
132
6.3
Clock Output Function
This function outputs the CPU clock via the CLKOUT pin.
When clock output is enabled, the CPU clock is output via the CLKOUT pin. When it is disabled, a low-level signal
is output via the CLKOUT pin.
Output is stopped during IDLE or STOP mode (fixed to low level).
This function is controlled via the DCLK1 and DCLK0 bits in the PSC register.
High impedance status is set during the reset period. After reset is canceled, low level is output.
Caution
While CLKOUT is output, changing the CPU clock (CK2 to CK0 bits of PCC register) is disabled.
6.3.1 Control registers
(1) Processor clock control register (PCC)
This is a specific register. It can be written to only when a specified combination of sequences is used (refer to
3.4.9 Specific registers). This register can be read/written in 8- or 1-bit units.
Figure 6-1. Format of Processor Clock Control Register (PCC) (1/2)
After reset:
03H
R/W
Address : FFFFF074H
7
6
5
4
3
2
1
0
PCC
FRC
MCK
0
FLMD
0
CK2
CK1
CK0
FRC
Selection of Internal Feedback Resistance for Sub Clock
0
Use
1
Do not use
MCK
Operation of Main Clock (main system clock)
0
Operate
1
Stop
FLMD
Specification of Flash Memory Operating Mode
0
Normal mode
1
Low-power-consumption mode/low-speed mode
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...