CHAPTER 10 SERIAL INTERFACE FUNCTION
221
(6)
Serial clock counter
This counter counts the serial clocks that are output and the serial clocks that are input during transmit/receive
operations and is used to verify that 8-bit data was sent and/or received.
(7)
Interrupt request signal generator
This circuit controls the generation of interrupt request signals.
An I
2
C interrupt is generated following either of two triggers.
•
Eighth or ninth clock of the serial clock (set by WTIM bit)
Note
•
Interrupt request generated when a stop condition is detected (set by SPIE bit)
Note
Note
WTIM bit : bit 3 of the IIC control register (IICC0)
SPIE bit : bit 4 of the IIC control register (IICC0)
(8) Serial clock control circuit
During master mode, this circuit generates the clock output via the SCL pin from a sampling clock.
(9) Serial clock wait control circuit
This circuit controls the wait timing.
(10) ACK output circuit, stop condition detection circuit, start condition detection circuit, and ACK detection
circuit
These circuits are used to output and detect various control signals.
(11) Data hold time correction circuit
This circuit generates the hold time for data corresponding to the falling edge of the serial clock.
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...