![NEC V850/SA1 mPD703015 Скачать руководство пользователя страница 111](http://html.mh-extra.com/html/nec/v850-sa1-mpd703015/v850-sa1-mpd703015_preliminary-users-manual_249279111.webp)
CHAPTER 5 INTERRUPT/EXCEPTION PROCESSING FUNCTION
111
Figure 5-6. Maskable Interrupt Processing
Maskable interrupt request
Interrupt processing
EIPC
EIPSW
ECR. EICC
PSW. EP
PSW. ID
PC
INTC accepted
CPU processing
Mask?
Yes
No
PSW. ID = 0
Priority higher than
that of interrupt currently
processed?
Interrupt request pending
PSW. NP
PSW. ID
Interrupt request pending
No
No
No
No
1
0
1
0
INT input
Yes
Yes
Yes
Yes
Priority higher
than that of other interrupt
request?
Highest default
priority of interrupt requests
with the same priority?
Interrupt enable mode?
restored PC
PSW
exception code
0
1
handler address
The INT input masked by the interrupt controllers and the INT input that occurs while the other interrupt is being
processed (when PSW.NP = 1 or PSW.ID = 1) are internally pended by the interrupt controller. When the interrupts
are unmasked, or when PSW.NP = 0 and PSW.ID = 0 by using the RETI and LDSR instructions, the pending INT
input starts the new maskable interrupt processing.
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...