CHAPTER 6 CLOCK GENERATION FUNCTION
135
(3) Oscillation stabilization time select register (OSTS)
This register can be read/written in 8-bit units.
Figure 6-3. Format of Oscillation Stabilization Time Select Register (OSTS)
After reset:
04H
R/W
Address : FFFFF380H
7
6
5
4
3
2
1
0
OSTS
0
0
0
0
0
OSTS2
OSTS1
OSTS0
OSTS2
OSTS1
OSTS0
Selection of Oscillation Stabilization Time
Note
0
0
0
2
14
/f
xx
(964
µ
s)
0
0
1
2
16
/f
xx
(3.855 ms)
0
1
0
2
17
/f
xx
(7.710 ms)
0
1
1
2
18
/f
xx
(15.42 ms)
1
0
0
2
19
/f
xx
(30.84 ms)
Other than above
Setting prohibited
Note
The numerical value in parentheses is the value when f
XX
= 17 MHz.
6.4
Power Saving Functions
6.4.1 General
This product provides the following power saving functions.
These modes can be combined and switched to suit the target application, which enables effective implementation
of low-power systems.
(1) HALT mode
When in this mode, the clock’s oscillator continues to operate but the CPU’s operating clock is stopped. A clock
continues to be supplied for other on-chip peripheral functions to maintain operation of those functions. This
enables the system’s total power consumption to be reduced.
A special-purpose instruction (the HALT instruction) is used to switch to HALT mode.
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...