![NEC V850/SA1 mPD703015 Скачать руководство пользователя страница 319](http://html.mh-extra.com/html/nec/v850-sa1-mpd703015/v850-sa1-mpd703015_preliminary-users-manual_249279319.webp)
CHAPTER 12 DMA FUNCTIONS
319
(4) DMA channel control registers 0 to 2 (DCHC0 to DCHC2)
These registers are used to control the DMA transfer operation mode for DMA channel n.
Read and write in 8-bit units and bitwise are enabled.
Figure 12-4. Format of DMA Channel Control Registers 0 to 2 (DCHC0 to DCHC2) (1/2)
After reset:
00H
R/W
Address : DCHC0
FFFFF186H
DCHC1
FFFFF196H
DCHC2
FFFFF1A6H
7
6
5
4
3
2
1
0
DCHCn
TCn
0
DADn
TTYPn1
TTYPn0
TDIRn
DSn
ENn
(n = 0-2)
TCn
DMA Transfer Completed/Not Completed
Note
0
Not completed
1
Completed
Note
This bit is set (to “1”) when a DMA transfer is ended by a terminal count. It is cleared (to “0”) by
a write instruction.
DADn
On-chip RAM Address Count Direction Control
0
Increment
1
Address is fixed
Channel n
TTYPn1
TTYPn0
Setting of Activation Source For DMA Transfer
0
0
0
INTCSI0/INTIIC0
Note
0
1
INTTM00
1
0
INTAD
1
1
INTTM4
1
0
0
INTCSI1/INTSR0
0
1
INTST1
1
0
INTCSI0/INTIIC0
Note
1
1
INTTM4
2
0
0
INTSR1
0
1
INTST0
1
0
INTAD
1
1
INTTM5
Note
INTIIC0 is available only for the
µ
PD703015Y and 70F3017Y.
Содержание V850/SA1 mPD703015
Страница 2: ...2 MEMO ...
Страница 100: ...100 MEMO ...
Страница 144: ...144 MEMO ...
Страница 200: ...200 MEMO ...
Страница 328: ...328 MEMO ...
Страница 356: ...356 MEMO ...
Страница 358: ...358 MEMO ...
Страница 368: ...368 MEMO ...
Страница 374: ...374 MEMO ...
Страница 382: ...382 MEMO ...