23
23-18
Rev.1.0
ELECTRICAL CHARACTERISTICS
23.6 AC Characteristics
(5) Bus arbitration
t
d(BCLKL-HACKL)
HACK Delay Time after BCLK
ns
37
Valid HACK Time after BCLK
t
v(BCLKL-HACKL)
29
-11
ns
38
See
Figure
23.6.10
Symbol
Parameter
Rated Value
Unit
MIN
MAX
Condition
52
Data Output Delay Time after Write
(Byte write mode)
ns
t
d(BLWL-D)
t
d(BHWL-D)
15
tc(BCLK)
2
-13
Valid Data Output Time after Write
(Byte write mode)
t
v(BLWH-D)
t
v(BHWH-D)
53
ns
See
Figure
23.6.7
23.6.8
23.6.9
Symbol
Parameter
Rated Value
Unit
MIN
MAX
Condition
tc(BCLK)
2
+5
Data Output Disable Time after Write
(Byte write mode)
t
pxz(BLWH-DZ)
t
pxz(BHWH-DZ)
54
ns
tc(BCLK)
2
-15
Address Delay Time before Write
(Byte enable mode)
t
d(A-WRL)
69
ns
Chip Select Delay Time before Write
(Byte enable mode)
t
d(CS-WRL)
70
ns
Valid Address Time after Write
(Byte enable mode)
t
v(WRH-A)
71
ns
Valid Chip Select Time after Write
(Byte enable mode)
t
v(WRH-CS)
72
ns
Byte enable delay time before write
(Byte enable mode)
t
d(BLE-WRL)
t
d(BHE-WRL)
73
ns
Byte enable delay time after write
(Byte enable mode)
t
v(WRH-BLE)
t
v(WRH-BHE)
74
ns
75
Data Output Delay Time after Write
(Byte enable mode)
ns
t
d(WRL-D)
15
tc(BCLK)
2
-13
Valid Data Output Time after Write
(Byte enable mode)
t
v(WRH-D)
76
ns
Data output disable time after write
(Byte enable mode)
t
pxz(WRH-DZ)
ns
77
tc(BCLK)
2
-3
Read high-level pulse width
t
w(RDH)
ns
55
tc(BCLK)
2
-15
tc(BCLK)
2
-15
tc(BCLK)
2
-15
tc(BCLK)
2
-15
tc(BCLK)
2
-15
tc(BCLK)
2
+5
Read and write timing (continued from the preceding page)
Содержание 32172
Страница 20: ... This is a blank page 16 ...
Страница 21: ...1 1 Overview 1 2 Block Diagram 1 3 Pin Functions 1 4 Pin Layout CHAPTER 1 CHAPTER 1 OVERVIEW ...
Страница 44: ...1 1 24 Rev 1 0 This is a blank page Overview 1 4 Pin Layout ...
Страница 58: ...2 2 14 Rev 1 0 This is a blank page CPU 2 6 Data Formats ...
Страница 122: ...4 4 26 Rev 1 0 This is a blank page EIT 4 13 Precautions on EIT ...
Страница 200: ...7 7 6 Rev 1 0 This is a blank page RESET 7 4 Precautions to Be Taken Immediately after Reset ...
Страница 240: ...8 8 40 Rev 1 0 This is a blank page INPUT OUTPUT PORTS AND PIN FUNCTIONS 8 5 Precautions on Input Output Ports ...
Страница 298: ...9 9 58 Rev 1 0 This is a blank page DMAC 9 4 Precautions on Using DMAC ...
Страница 416: ...10 10 118 Rev 1 0 This is a blank page INPUT OUTPUT TIMERS 10 6 TOM Output Related 16 bit Timers ...
Страница 658: ...14 14 16 Rev 1 0 REAL TIME DEBUGGER RTD 14 4 Typical Connection with the Host This is a blank page ...
Страница 718: ...16 16 16 Rev 1 0 This is a blank page D A CONVERTERS 16 3 Functional Description of the D A Converters ...
Страница 766: ...18 18 22 Rev 1 0 WAIT CONTROLLER 18 3 Typical Operation of the Wait Controller This is a blank page ...
Страница 776: ...19 19 10 Rev 1 0 RAM BACKUP MODE 19 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Страница 777: ...CHAPTER 20 CHAPTER 20 OSCILLATION CIRCUIT 20 1 Oscillator Circuit 20 2 Clock Generator Circuit ...
Страница 782: ...20 20 6 Rev 1 0 OSCILLATION CIRCUIT 20 2 Clock Generator Circuit This is a blank page ...
Страница 856: ...23 23 26 Rev 1 0 This is a blank page ELECTRICAL CHARACTERISTICS 23 6 AC Characteristics ...
Страница 857: ...24 1 A D Conversion Characteristics CHAPTER 24 CHAPTER 24 STANDARD CHARACTERISTICS ...
Страница 859: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Страница 861: ...Appendix 2 1 M32R E Instruction Processing Time APPENDIX 2 APPENDIX 2 INSTRUCTION PROCESSING TIME ...
Страница 865: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...