3
3-32
Rev.1.0
D0
D7 D8
D15
H’0080 1C7A
H’0080 1C78
H’0080 1C7C
H’0080 1D00
H’0080 1D0A
H’0080 1D08
H’0080 1D06
H’0080 1D04
H’0080 1D0C
H’0080 1D10
H’0080 1D12
H’0080 1D18
H’0080 1D16
H’0080 1D0E
H’0080 1D14
H’0080 1D1C
H’0080 1D20
H’0080 1D1E
H’0080 1D24
H’0080 1D26
H’0080 1D28
H’0080 1D2C
H’0080 1D2E
H’0080 1D34
H’0080 1D32
H’0080 1D2A
H’0080 1D30
H’0080 1D22
H’0080 1D36
H’0080 1D38
H’0080 1D3C
H’0080 1D3E
H’0080 1D44
H’0080 1D42
H’0080 1D3A
H’0080 1D40
H’0080 1D46
H’0080 1D48
H’0080 1D4C
H’0080 1D4A
H’0080 1D1A
H’0080 1D02
D-A0 Conversion Register (DA0CNV)
D-A1 Conversion Register (DA1CNV)
D-A Conversion Register (DACR)
D-A0 Data Register 0 (DA0DT0)
D-A0 Data Register 1 (DA0DT1)
D-A0 Data Register 2 (DA0DT2)
D-A0 Data Register 4 (DA0DT4)
D-A0 Data Register 3 (DA0DT3)
D-A0 Data Register 6 (DA0DT6)
D-A0 Data Register 5 (DA0DT5)
D-A0 Data Register 7 (DA0DT7)
D-A0 Data Register 8 (DA0DT8)
D-A0 Data Register 9 (DA0DT9)
D-A0 Data Register 10 (DA0DT10)
D-A0 Data Register 11 (DA0DT11)
D-A0 Data Register 12 (DA0DT12)
D-A0 Data Register 13 (DA0DT13)
D-A0 Data Register 14 (DA0DT14)
D-A0 Data Register 15 (DA0DT15)
D-A0 Data Register 16 (DA0DT16)
D-A0 Data Register 17 (DA0DT17)
D-A0 Data Register 18 (DA0DT18)
D-A0 Data Register 19 (DA0DT19)
D-A0 Data Register 20 (DA0DT20)
D-A0 Data Register 21 (DA0DT21)
D-A0 Data Register 22 (DA0DT22)
D-A0 Data Register 23 (DA0DT23)
D-A0 Data Register 24 (DA0DT24)
D-A0 Data Register 25 (DA0DT25)
D-A0 Data Register 26 (DA0DT26)
D-A0 Data Register 27 (DA0DT27)
D-A0 Data Register 28 (DA0DT28)
D-A0 Data Register 29 (DA0DT29)
D-A0 Data Register 30 (DA0DT30)
D-A0 Data Register 31 (DA0DT31)
D-A0 Data Register 32 (DA0DT32)
D-A0 Data Register 33 (DA0DT33)
D-A0 Data Register 34 (DA0DT34)
D-A0 Data Register 35 (DA0DT35)
D-A0 Data Register 36 (DA0DT36)
D-A0 Data Register 37 (DA0DT37)
D-A0 Data Register 38 (DA0DT38)
D-A0 Data Register 39 (DA0DT39)
D-A0 Data Register 40 (DA0DT40)
D-A0 Data Register 41 (DA0DT41)
D-A0 Data Register 42 (DA0DT42)
D-A0 Data Register 43 (DA0DT43)
D-A0 Data Register 44 (DA0DT44)
D-A0 Data Register 45 (DA0DT45)
D-A0 Data Register 46 (DA0DT46)
D-A0 Data Register 47 (DA0DT47)
D-A0 Data Register 48 (DA0DT48)
D-A0 Data Register 49 (DA0DT49)
D-A0 Data Register 50 (DA0DT50)
D-A0 Data Register 51 (DA0DT51)
D-A0 Data Register 52 (DA0DT52)
D-A0 Data Register 53 (DA0DT53)
D-A0 Data Register 54 (DA0DT54)
D-A0 Data Register 55 (DA0DT55)
D-A0 Data Register 56 (DA0DT56)
D-A0 Data Register 63 (DA0DT63)
D-A0 Data Register 62 (DA0DT62)
D-A0 Data Register 61 (DA0DT61)
D-A0 Data Register 60 (DA0DT60)
D-A0 Data Register 59 (DA0DT59)
D-A0 Data Register 58 (DA0DT58)
D-A0 Data Register 57 (DA0DT57)
D-A0 Data Register 75 (DA0DT75)
D-A0 Data Register 74 (DA0DT74)
D-A0 Data Register 73 (DA0DT73)
D-A0 Data Register 72 (DA0DT72)
D-A0 Data Register 71 (DA0DT71)
D-A0 Data Register 70 (DA0DT70)
D-A0 Data Register 69 (DA0DT69)
D-A0 Data Register 68 (DA0DT68)
D-A0 Data Register 64 (DA0DT64)
D-A0 Data Register 67 (DA0DT67)
D-A0 Data Register 65 (DA0DT65)
D-A0 Data Register 66 (DA0DT66)
D-A0 Data Register 77 (DA0DT77)
D-A0 Data Register 76 (DA0DT76)
D-A0 Data Register 79 (DA0DT79)
D-A0 Data Register 78 (DA0DT78)
H’0080 1D4E
+0 address
+1 address
Address
Blank areas are reserved for future use.
ADDRESS SPACE
3.4 Internal RAM and SFR Areas
Figure 3.4.24 Register Mapping of the SFR Area (21)
Содержание 32172
Страница 20: ... This is a blank page 16 ...
Страница 21: ...1 1 Overview 1 2 Block Diagram 1 3 Pin Functions 1 4 Pin Layout CHAPTER 1 CHAPTER 1 OVERVIEW ...
Страница 44: ...1 1 24 Rev 1 0 This is a blank page Overview 1 4 Pin Layout ...
Страница 58: ...2 2 14 Rev 1 0 This is a blank page CPU 2 6 Data Formats ...
Страница 122: ...4 4 26 Rev 1 0 This is a blank page EIT 4 13 Precautions on EIT ...
Страница 200: ...7 7 6 Rev 1 0 This is a blank page RESET 7 4 Precautions to Be Taken Immediately after Reset ...
Страница 240: ...8 8 40 Rev 1 0 This is a blank page INPUT OUTPUT PORTS AND PIN FUNCTIONS 8 5 Precautions on Input Output Ports ...
Страница 298: ...9 9 58 Rev 1 0 This is a blank page DMAC 9 4 Precautions on Using DMAC ...
Страница 416: ...10 10 118 Rev 1 0 This is a blank page INPUT OUTPUT TIMERS 10 6 TOM Output Related 16 bit Timers ...
Страница 658: ...14 14 16 Rev 1 0 REAL TIME DEBUGGER RTD 14 4 Typical Connection with the Host This is a blank page ...
Страница 718: ...16 16 16 Rev 1 0 This is a blank page D A CONVERTERS 16 3 Functional Description of the D A Converters ...
Страница 766: ...18 18 22 Rev 1 0 WAIT CONTROLLER 18 3 Typical Operation of the Wait Controller This is a blank page ...
Страница 776: ...19 19 10 Rev 1 0 RAM BACKUP MODE 19 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Страница 777: ...CHAPTER 20 CHAPTER 20 OSCILLATION CIRCUIT 20 1 Oscillator Circuit 20 2 Clock Generator Circuit ...
Страница 782: ...20 20 6 Rev 1 0 OSCILLATION CIRCUIT 20 2 Clock Generator Circuit This is a blank page ...
Страница 856: ...23 23 26 Rev 1 0 This is a blank page ELECTRICAL CHARACTERISTICS 23 6 AC Characteristics ...
Страница 857: ...24 1 A D Conversion Characteristics CHAPTER 24 CHAPTER 24 STANDARD CHARACTERISTICS ...
Страница 859: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Страница 861: ...Appendix 2 1 M32R E Instruction Processing Time APPENDIX 2 APPENDIX 2 INSTRUCTION PROCESSING TIME ...
Страница 865: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...