12
12-28
Rev.1.0
(5) PTY (Parity error) bit (D5)
This bit is effective in only UART mode. It is fixed to 0 during CSIO mode.
[Set condition]
This bit is set to 1 when while the SIO Transmit/Receive Mode Register PEN (parity
enable/disable) bit is enabled, the parity (even/odd) of the received data does not match
the one selected with the said register's PSEL (parity select) bit.
[Clear condition]
This bit is cleared upon reading out the lower byte from the SIO Receive Buffer Register
or by clearing the SIO Receive Control Register REN (receive enable) bit. However, if an
overrun error occurs, this bit cannot be cleared by reading out the lower byte from the
Receive Buffer Register. In this case, clear the REN (receive enable) bit to 0.
(6) FLM (Framing error) bit (D6)
This bit is effective in only UART mode. It is fixed to 0 during CSIO mode.
[Set condition]
This bit is set to 1 when the number of received bits does not match the one selected with
the SIO Transmit/Receive Mode Register.
[Clear condition]
This bit is cleared upon reading out the lower byte from the SIO Receive Buffer Register
or by clearing the SIO Receive Control Register REN (receive enable) bit.
(7) ERS (Errorsum) bit (D7)
[Set condition]
This bit is set to 1 when any error-whether an overrun, framing, or parity error-occurs
before reception is completed.
[Clear condition]
For overrun errors, this bit can be cleared by clearing the REN (receive enable) bit to 0.
For all other errors, this bit is cleared upon reading out the lower byte from the SIO
Receive Buffer Register or by clearing the SIO Receive Control Register REN (receive
enable) bit.
SERIAL I/O
12.2 Serial I/O Related Registers
Содержание 32172
Страница 20: ... This is a blank page 16 ...
Страница 21: ...1 1 Overview 1 2 Block Diagram 1 3 Pin Functions 1 4 Pin Layout CHAPTER 1 CHAPTER 1 OVERVIEW ...
Страница 44: ...1 1 24 Rev 1 0 This is a blank page Overview 1 4 Pin Layout ...
Страница 58: ...2 2 14 Rev 1 0 This is a blank page CPU 2 6 Data Formats ...
Страница 122: ...4 4 26 Rev 1 0 This is a blank page EIT 4 13 Precautions on EIT ...
Страница 200: ...7 7 6 Rev 1 0 This is a blank page RESET 7 4 Precautions to Be Taken Immediately after Reset ...
Страница 240: ...8 8 40 Rev 1 0 This is a blank page INPUT OUTPUT PORTS AND PIN FUNCTIONS 8 5 Precautions on Input Output Ports ...
Страница 298: ...9 9 58 Rev 1 0 This is a blank page DMAC 9 4 Precautions on Using DMAC ...
Страница 416: ...10 10 118 Rev 1 0 This is a blank page INPUT OUTPUT TIMERS 10 6 TOM Output Related 16 bit Timers ...
Страница 658: ...14 14 16 Rev 1 0 REAL TIME DEBUGGER RTD 14 4 Typical Connection with the Host This is a blank page ...
Страница 718: ...16 16 16 Rev 1 0 This is a blank page D A CONVERTERS 16 3 Functional Description of the D A Converters ...
Страница 766: ...18 18 22 Rev 1 0 WAIT CONTROLLER 18 3 Typical Operation of the Wait Controller This is a blank page ...
Страница 776: ...19 19 10 Rev 1 0 RAM BACKUP MODE 19 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Страница 777: ...CHAPTER 20 CHAPTER 20 OSCILLATION CIRCUIT 20 1 Oscillator Circuit 20 2 Clock Generator Circuit ...
Страница 782: ...20 20 6 Rev 1 0 OSCILLATION CIRCUIT 20 2 Clock Generator Circuit This is a blank page ...
Страница 856: ...23 23 26 Rev 1 0 This is a blank page ELECTRICAL CHARACTERISTICS 23 6 AC Characteristics ...
Страница 857: ...24 1 A D Conversion Characteristics CHAPTER 24 CHAPTER 24 STANDARD CHARACTERISTICS ...
Страница 859: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Страница 861: ...Appendix 2 1 M32R E Instruction Processing Time APPENDIX 2 APPENDIX 2 INSTRUCTION PROCESSING TIME ...
Страница 865: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...