10
10-81
Rev.1.0
H’0080 0DC0
Address
D0
D7
+0 address
+1 address
D8
D15
H’0080 0DC2
H’0080 0DC4
H’0080 0DC6
H’0080 0DD0
H’0080 0DD2
H’0080 0DD4
H’0080 0DD6
TOM1_7 Counter (TOM17CT)
H’0080 0DCA
H’0080 0DC8
TOM1_6 Reload 0 Register (TOM16RL0)
TOM1_6 Reload 1 Register (TOM16RL1)
TOM1_6 Counter (TOM16CT)
TID1 Control & Prescaler 3 Enable
Register (TID1PRS3EN) (Note 1)
TOM1_7 Reload 0 Register (TOM17RL0)
TOM1_7 Reload 1 Register (TOM17RL1)
H’0080 0DCC
H’0080 0DCE
H’0080 0DD8
Prescaler Register 3
(PRS3)
TOM1 Interrupt Mask Register
(TOM1IMA)
TOM1 Interrupt Status Register
(TOM1IST)
F/F Protect Register 1
(FFP1)
F/F Data Register 1
(FFD1)
Note 1: The Prescaler Register 3 is shared with TOM1_0-7 and TID1, and the TID1 Control &
Prescaler 3 Enable Register is used to control TID1.
Note 2: The registers enclosed in the thick frames must always be accessed in halfwords.
H’0080 0DDA
H’0080 0DDC
H’0080 0DDE
TOM1 Control Register (TOM1CR)
TOM1 Enable Protect Register
(TOM1PRO)
TOM1 Count Enable Register
(TOM1CEN)
Blank ares are reserved for future use.
TOM1_5 Reload 0 Register (TOM15RL0)
TOM1_5 Reload 1 Register (TOM15RL1)
TOM1_5 Counter (TOM15CT)
TOM1_4 Reload 0 Register (TOM14RL0)
TOM1_4 Reload 1 Register (TOM14RL1)
H’0080 0DB4
H’0080 0DB6
H’0080 0DB8
H’0080 0DBC
H’0080 0DBA
H’0080 0DBE
Figure 10.6.4 TOM Related Register Map (3/3)
INPUT/OUTPUT TIMERS
10.6 TOM (Output Related 16-bit Timers)
Содержание 32172
Страница 20: ... This is a blank page 16 ...
Страница 21: ...1 1 Overview 1 2 Block Diagram 1 3 Pin Functions 1 4 Pin Layout CHAPTER 1 CHAPTER 1 OVERVIEW ...
Страница 44: ...1 1 24 Rev 1 0 This is a blank page Overview 1 4 Pin Layout ...
Страница 58: ...2 2 14 Rev 1 0 This is a blank page CPU 2 6 Data Formats ...
Страница 122: ...4 4 26 Rev 1 0 This is a blank page EIT 4 13 Precautions on EIT ...
Страница 200: ...7 7 6 Rev 1 0 This is a blank page RESET 7 4 Precautions to Be Taken Immediately after Reset ...
Страница 240: ...8 8 40 Rev 1 0 This is a blank page INPUT OUTPUT PORTS AND PIN FUNCTIONS 8 5 Precautions on Input Output Ports ...
Страница 298: ...9 9 58 Rev 1 0 This is a blank page DMAC 9 4 Precautions on Using DMAC ...
Страница 416: ...10 10 118 Rev 1 0 This is a blank page INPUT OUTPUT TIMERS 10 6 TOM Output Related 16 bit Timers ...
Страница 658: ...14 14 16 Rev 1 0 REAL TIME DEBUGGER RTD 14 4 Typical Connection with the Host This is a blank page ...
Страница 718: ...16 16 16 Rev 1 0 This is a blank page D A CONVERTERS 16 3 Functional Description of the D A Converters ...
Страница 766: ...18 18 22 Rev 1 0 WAIT CONTROLLER 18 3 Typical Operation of the Wait Controller This is a blank page ...
Страница 776: ...19 19 10 Rev 1 0 RAM BACKUP MODE 19 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Страница 777: ...CHAPTER 20 CHAPTER 20 OSCILLATION CIRCUIT 20 1 Oscillator Circuit 20 2 Clock Generator Circuit ...
Страница 782: ...20 20 6 Rev 1 0 OSCILLATION CIRCUIT 20 2 Clock Generator Circuit This is a blank page ...
Страница 856: ...23 23 26 Rev 1 0 This is a blank page ELECTRICAL CHARACTERISTICS 23 6 AC Characteristics ...
Страница 857: ...24 1 A D Conversion Characteristics CHAPTER 24 CHAPTER 24 STANDARD CHARACTERISTICS ...
Страница 859: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Страница 861: ...Appendix 2 1 M32R E Instruction Processing Time APPENDIX 2 APPENDIX 2 INSTRUCTION PROCESSING TIME ...
Страница 865: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...