2-6
Signal Descriptions
2.4 Internal Peripherals Interface Signal
ROM_ALE
High
O
ROM Address Latch Enable: When accessing a bank which is programmed
for ROM, SRAM, or peripheral devices, the 24-bit memory address bus is
provided in two cycles. The 12-bit address on pins MA[12,11,9:0] bus must
be latched on the first cycle in order capture and hold the higher order
address bits of the ROM / peripheral address. The ROM_ALE signal may be
used as a latch enable for an external address bus latch to capture those
signals.
ROM_READY
High
I
ROM Ready: External ready indicator from a device paced peripheral.
Signal Name
Active
Level
I / O
Description
UART0_TX
High
O
UART0 Transmit
UART1_RX
High
I
UART1 Receive
UART0_TX High
O
UART0
Transmit
UART1_RX High
I
UART1
Receive
IIC0_SCL
High
I/O
IIC0 Clock
IIC0_SDA High
I/O
IIC0
Data
IIC1_SCL
High
I/O
IIC1 Clock
IIC1_SDA High
I/O
IIC1
Data
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...