5-32
PCI Interface
5.9.3.10 PCI Built-in Self Test (BIST) Control
Address offset: 0Fh
Width:
8
Reset Value:
00h
Access:
Read
The PCI BIST register is used for control and status of BIST. The CPC700 does not implement BIST, there-
fore this register is read-only and returns 00h when read.
5.9.3.11 PCI Base Address Register 0 (PCIBAR0)
Address offset: 10h
Width:
32 bits
Reset Value:
0000_0000h
Access:
Read
BAR 0 is unimplemented, and always returns ZERO when read.
5.9.3.12 PCI Base Address Register 1 (PCIPTM1BAR)
Address offset: 14h
Width:
32 bits
Reset Value:
0000_0008h
Access:
Read/Write
This register defines a space in PCI Memory space that is mapped to PLB space (system memory or
ROM). For more information, see Table 52..
Table 52.PCI BAR 1
Bit(s)
Name
Description
0
Memory Space Indi-
cator
This bit is always 0 to indicate Memory space (rather than I/O).
2:1
Location Type
These bits are always 00 to indicate that the memory space can be
located anywhere in the 32-bit address space.
3
Prefetchable
This bit is always 1 to indicate that prefetching is allowed.
11:4
Base Address -
always zero
These bits are always 0 since the minimum size of this range is 4k
bytes.
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...