4-32
Memory Controller
4.6.6 ROM / Peripheral Configuration Registers
The ROM / Peripheral configuration registers consist of one register per bank with each register being
used to configure the access modes and timings on a per-bank basis.
The CPC700 ROM controller has programmable timings that allow for ROM, SRAM, and peripheral sup-
port. An external READY input is provided to allow for device-paced transfers on both READs and
WRITEs. READY input, when enabled, may be configured to be synchronous or asynchronous.
Common register space is shared with the DRAM/SDRAM controller. A complete list of registers affecting
ROM operation follows.
Table 30. Device Attachment to ROM/Peripheral Bus
Device Width
Data Bus Attachment
8-bit
M_DATA[0:7]
16-bit
M_DATA[0:15]
32-bit
M_DATA[0:31]
64-bit
M_DATA[0:63]
Table 31. ROM Configuration Registers
Register
Symbol
Register Name
RPB0P -
RPB4P
ROM/Peripheral Bank Parameters
RBW
ROM Bank Width
FWEN
Flash ROM Write Enable
MCOPT1
Memory Controller Options 1
MEMTYPE
Memory Type
MBEN
Memory Bank Enable
MBSA0 -
MBSA4
Memory Bank Starting Addresses
MBEA0 -
MBEA4
Memory Bank Ending Addresses
RPB0P-
RPB4P
ROM/Peripheral Access Parameters
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...