CPC700 User’s Manual—Preliminary
2-1
Chapter 2. Signal Descriptions
2.1 Processor Interface Signals
Signal Name
Active
Level
I / O
Description
DH[0:31]
High
I/O
Data Bus High:
Processor Data bus - High 32 bits. The correspondence
of the processor data paths to byte lanes is as follows:
[DH0 - DH7] - Byte Lane 0
[DH8 - DH15] - Byte Lane 1
[DH16 - DH23] - Byte Lane 2
[DH24 - DH31] - Byte Lane 3
DL[0:31]
High
I/O
Data Bus Low:
Processor Data bus - Low 32 bits. The correspondence
of the processor data paths to byte lanes is as follows:
[DL0 - DL7] - Byte Lane 4
[DL8 - DL15] - Byte Lane 5
[DL16 - DL23] - Byte Lane 6
[DL24 - DL31] - Byte Lane 7
DP[0:3] /
REQ[2:5]_N
- / Low
I/O
Data Parity[0-3] / Request[2-5]:
When the internal PCI arbiter is
disabled these signals carry the Processor Data Parity bits [0-3]. Odd
Parity is driven / received on the processor bus. The correspondence of
the Data parity pin to processor data paths is as follows:
DP0 - [DH0 - DH7]
DP2 - [DH8 - DH15]
DP3 - [DH16 - DH23]
DP4 - [DH24 - DH31]
If the internal PCI arbiter is enabled these signals carry the PCI Request
inputs [2-5] providing for a total of 6 PCI Request inputs.
DP[4:7] /
GNT[2:5]_N
- / Low
I/O
Data Parity[4-7] / Grant[2-5]:
When the internal PCI arbiter is disabled
these signals carry the Processor Data Parity bits [4-7]. The
correspondence of the Data parity pin to processor data paths is as
follows:
DP4 - [DL0 - DL7]
DP5 - [DL8 - DL15]
DP6 - [DL16 - DL23]
DP7 - [DL24 - DL31]
If the internal PCI arbiter is enabled these signals carry the PCI Grant
outputs [2-5] providing for a total of 6 PCI Grant outputs.
AP[0:3]
-
I/O
Address Parity:
Odd parity for each of the four bytes of the address
bus. The correspondence of the Address parity pins to processor
address bytes is as follows:
AP0 - [A0 - A7]
AP1 - [A8 - A15]
AP2 - [A16 - A23]
AP3 - [A24 - A31]
A[0:31]
High
I/O
Address Bus:
Input: Represents the physical address of the data to be transferred.
Output: Represents the physical address of a snoop operation.
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...