4-46
Memory Controller
4.9.1.4 MB0SA - Memory Bank 0 Starting Address
Address Offset: x38
Width:
32
Reset Value: xFFE0_0000
Access: Read/Write
This register contains the starting address of bank 0 for the boot ROM used at power up.
Bit
Name
Reset
Value
Description
0:1
MT_0
0
Bank 0 Memory:
00 - ROM
01 - DRAM
1x - RESERVED
These bits default to 00 to enable boot ROM in bank 0.
2:3
MT_1
0
Bank 1 Memory:
00 - ROM
01 - DRAM
1x - RESERVED
4:5
MT_2
0
Bank 2 Memory:
00 - ROM
01 - DRAM
1x - RESERVED
6:7
MT_3
0
Bank 3 Memory:
00 - ROM
01 - DRAM
1x - RESERVED
8:9
MT_4
0
Bank 4 Memory:
00 - ROM
01 - DRAM
1x - RESERVED
10:31
0s
Reserved
Bit
Name
Reset
Value
Description
0:11
MB0SA
xFFE
Memory Bank 0 starting address.
Bit 0 corresponds to CPU A0, bit 11 corresponds to CPU A11.
12:31
0s
Reserved
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...