CPC700 User’s Manual—Preliminary
4-49
11
SD_SREX
0
SDRAM Self-Refresh Exit delay.
Minimum number of clock cycles until first access allowed fol-
lowing self-refresh exit.
0 - 12 CLK
1 - Reserved
12:13
SD_PTA
01
SDRAM Precharge Command to next Activate Command mini-
mum.
00 - Reserved
01 - 2 CLK
10 - 3 CLK
11 - 4 CLK
14:17
SD_WTP
0010
SDRAM Write Command to Precharge Command minimum.
SDRAM Write with Auto-Precharge Command to Auto-Pre-
charge latency.
0000 - Reserved
0001 - 1111 Binary Decode (1 - 15 Clocks)
18:21
SD_RTP
0111
SDRAM Read Command to Precharge Command minimum.
SDRAM Read with Auto-Precharge Command to Auto-Pre-
charge latency.
0000 - Reserved
0001 - 1111 Binary Decode (1 - 15 Clocks)
22:26
0s
Reserved
27:29
SD_RFTA
010
SDRAM CAS before RAS Refresh Command to next Activate
Command minimum.
000 - 4 CLK
001 - 5 CLK
010 - 6 CLK
011 - 7 CLK
100 - 8 CLK
101 - 9 CLK
110 - 10 CLK
111- Reserved
30:31
SD_RCD
10
SDRAM RAS to CAS delay.
Indicates the number of clock cycles from Activate Command to
Read or Write Command.
0x - Reserved
10 - 2 CLK
11 - 3 CLK
Bit
Name
Reset
Value
Description
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...