CPC700 User’s Manual—Preliminary
2-7
2.5 System Interface Signals
2.6 Test Interface Signals
Signal Name
Active
Level
I / O
Description
SYS_CLOCK —
I
System Clock Input: The system clock input must be one half the
frequency and in phase with the local processor and SDRAM clocks.
SYS_RESET_N
Low
I
System Reset Input: Resets the CPC700 to its initial default state. The
internal reset will remain active for 500us after the SYS_RESET_N
signal is deasserted.
RESET_OUT_N
Low
O
Reset Output: RESET_OUT_N follows the internal reset and will be
driven for 500us after the SYS_RESET_N signal is deasserted.
RESET_OUT_N will also be driven in the event that the PLL tuning bit
register is written so that the internal PLLs may re-lock with the new
configuration. After RESET_OUT_N is deasserted, the CPC700 will be
in its initial default state. The RESET_OUT_N signal should drive into
the processor’s hard reset logic.
IRQ[0:11]
High
I
Interrupt Input [0:11]: Twelve external interrupts may be attached and
allowed to interrupt the processor. These interrupt inputs are
asynchronous and may be programmed to cause an interrupt on either
the rising or falling edge.
IRQ_OUT_N Low
O
Interrupt Output: Interrupt output to the local processor.
SYSPLL_VDDA
High
I
System Clock PLL Analog Voltage Pin: The analog voltage pin for the
System PLL must be connected to a quiet voltage. Typically this voltage
should be isolated from the system digital voltage plane.
PCIPLL_VDDA
High
I
Async PCI Clock PLL Analog Voltage Pin: The analog voltage pin for
the asynchronous PCI PLL must be connected to a quiet voltage.
Typically this voltage should be isolated from the system digital voltage
plane.
Signal Name
Active
Level
I / O
Description
TDI
High
I
JTAG Test Data Input
1
TMS
High
I
JTAG Test Mode Select
1
TDO
High
O
JTAG Test Data Output
TCK High
I
JTAG
Test
Clock
1
TRST_N
Low
I
JTAG Test Reset: Reset for JTAG controller. Must be activated during
system reset or tied low during operation.
2
TEST_ENABLE
High
I
LSSD Test Mode Enable: The test enable pin is only used during
manufacturing test and must be low during operation. There is an
internal 13K
Ω
pull-down on this signal. Either leave this pin floating, or
connect it to a 10K
Ω
pull-down.
3
Содержание CPC700
Страница 1: ...CPC700 Memory Controller and PCI Bridge User s Manual Version 1 1 Issue Date 3 22 00 Preliminary...
Страница 10: ...Table of Contents x Table of Contents...
Страница 16: ...Tables xvi List of Tables...
Страница 28: ...1 12 CPC700 User s Manual Preliminary...
Страница 72: ...3 36 Processor Interface...
Страница 132: ...4 60 Memory Controller...
Страница 184: ...5 52 PCI Interface...
Страница 194: ...6 10 Clock Power Management and Reset...
Страница 224: ...8 18 IIC...
Страница 244: ...10 10 Interrupt Controller...
Страница 246: ...I 11 2 JTAG...
Страница 250: ...12 4 Processor Local Bus PLB...
Страница 262: ...14 10 Register Summary...
Страница 267: ...CPC700 User s Manual Preliminary...