Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
MC9S12XE-Family Reference Manual , Rev. 1.19
552
Freescale Semiconductor
14.3.2.23 Input Control Overwrite Register (ICOVW)
Read: Anytime
Write: Anytime
All bits reset to zero.
0
1
256 bus clock cycles
1
0
512 bus clock cycles
1
1
1024 bus clock cycles
Table 14-28. Delay Counter Select Examples when PRNT = 1
DLY7
DLY6
DLY5
DLY4
DLY3
DLY2
DLY1
DLY0
Delay
0
0
0
0
0
0
0
0
Disabled (bypassed)
0
0
0
0
0
0
0
1
8 bus clock cycles
0
0
0
0
0
0
1
0
12 bus clock cycles
0
0
0
0
0
0
1
1
16 bus clock cycles
0
0
0
0
0
1
0
0
20 bus clock cycles
0
0
0
0
0
1
0
1
24 bus clock cycles
0
0
0
0
0
1
1
0
28 bus clock cycles
0
0
0
0
0
1
1
1
32 bus clock cycles
0
0
0
0
1
1
1
1
64 bus clock cycles
0
0
0
1
1
1
1
1
128 bus clock cycles
0
0
1
1
1
1
1
1
256 bus clock cycles
0
1
1
1
1
1
1
1
512 bus clock cycles
1
1
1
1
1
1
1
1
1024 bus clock cycles
Module Base + 0x002A
7
6
5
4
3
2
1
0
R
NOVW7
NOVW6
NOVW5
NOVW4
NOVW3
NOVW2
NOVW1
NOVW0
W
Reset
0
0
0
0
0
0
0
0
Figure 14-45. Input Control Overwrite Register (ICOVW)
Table 14-27. Delay Counter Select when PRNT = 0 (continued)
DLY1
DLY0
Delay
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:
S12XE
products
in
208
MAPBGA
packages