Chapter 5 External Bus Interface (S12XEBIV4)
MC9S12XE-Family Reference Manual , Rev. 1.19
260
Freescale Semiconductor
•
Table ‘Example 2b: Emulation Expanded Mode Timing V
DD5
= 5.0 V (EWAIT disabled)’ (this
also includes examples for alternative settings of 2 and 3 additional stretch cycles)
Timing considerations:
•
If no stretch cycle is added, the timing is the same as in Emulation Single-Chip Mode.
Because
of
an
order
from
the
United
States
International
Trade
Commission,
BGA-packaged
product
lines
and
part
numbers
indicated
here
currently
are
not
available
from
Freescale
for
import
or
sale
in
the
United
States
prior
to
September
2010:
S12XE
products
in
208
MAPBGA
packages