PDF: 4749051511/Source:7788125767
Aptina reserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
56
©2007 Aptina Imaging Corporation. All rights reserved.
MT9T111: Developer Guide
Output Interface Timing
Preliminary
JPEG Bypass Stream and Color Pipe Bypass Stream
The JPEG bypass stream and color pipe bypass stream are from different sources. Since
their output formats are the same, they can be classified as the same category.
Bypass streams do not support adaptive clock switching (it remains PCLK1) because the
incoming throughput is fixed. However, the user can use a slower output clock by
programming the PCLK1 configuration register. The user can also choose to insert CCIR
codes.
The following scenarios apply to bypass streams on the parallel output interface.
Case 1: Parallel Bypass Output with Clock Enabled
Figure 21 shows typical signal timing when the following options are applied.
1. Set insert_ccir_code = 0.
2. Set en_clk_between_lines = 1.
3. Set en_clk_between_frames = 1.
Figure 21:
Timing of Parallel Bypass Output with Clock Enabled
Notes:
1. Default PIXCLK is used in this example.
Case 2: Parallel Bypass Output with Clock Disabled Between Frames
Figure 22 shows typical signal timing when the following options are applied.
1. Set insert_ccir_code = 0.
2. Set en_clk_between_lines = 1.
3. Set en_clk_between_frames = 0.
Figure 22:
Timing of Parallel Bypass Output with Clock Disabled Between Frames
Notes:
1. Default PIXCLK is used in this example.
FV
LV
PIXCLK
D
OUT
[7:0]
FV
LV
PIXCLK
D
OUT
[7:0]