PDF: 4749051511/Source:7788125767
Aptina reserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
59
©2007 Aptina Imaging Corporation. All rights reserved.
MT9T111: Developer Guide
Output Interface Timing
Preliminary
Case 2: Parallel Output with Gated Clock
Figure 26 shows typical signal timing when the following options are applied:
1. Set en_soi_eoi = 0.
2. Set en_clk_invalid_data = 0.
3. Set en_clk_between_frames = 0.
4. Set dup_fv_on_lv = 0.
Figure 26:
Timing of Parallel Output with Gated Clock
Notes:
1. Default PIXCLK is used in this example.
Case 3: Parallel Output When LINE_VALID is Enabled During FRAME_VALID
Figure 27 shows typical signal timing when the following options are applied:
1. Set en_soi_eoi = 0.
2. Set en_clk_invalid_data = 0.
3. Set en_clk_between_frames = 0.
4. Set dup_fv_on_lv = 1.
Figure 27:
Timing of Parallel Output with Gated Clock
Notes:
1. Default PIXCLK is used in this example.
FV
LV
PIXCLK
D
OUT
[7:0]
FV
LV
PIXCLK
D
OUT
[7:0]