PDF: 4749051511/Source:7788125767
Aptina reserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
85
©2007 Aptina Imaging Corporation. All rights reserved.
MT9T111: Developer Guide
Timing Specifications
Preliminary
Soft Standby with State Retention
Soft standby with state retention can be enabled by register access, disabling the sensor
core and most of the digital logic. The two-wire serial interface is still active and the
sensor can be programmed through register commands. All register settings and RAM
content will be preserved. Soft standby can be performed in any sequencer state after all
AE, AWB, histogram, and flicker calculations are finished, and the sensor core has been
disabled.
The execution of standby will take place after the completion of the current line by
default. It is possible to synchronize the execution of standby with the end of frame
through the standby_control register. The soft standby signal sequence is shown in
Figure 49, and the signal timing is shown in Table 33.
Figure 49:
Soft Standby Signal Sequence
Table 32:
Hard Standby Signal Timing
Parameter
Symbol
Min
Typ
Max
Unit
Standby entry complete
t
1
20
–
–
?s
Active EXTCLK before STANDBY
de-asserted
t
2
10
–
–
STANDBY pulse width
t
3
100
–
–
Table 33:
Soft Standby Signal Timing
Parameter
Symbol
Min
Typ
Max
Unit
Standby entry complete
t
1
20
–
–
?s
Active EXTCLK before soft standby de-
activates
t
2
10
–
–
Minimum standby time
t
3
100
–
–
EXTCLK
R0x0018[0]
Mode
t1
t2
t4
t3
Poll
R0x0018[14]
Standby
Mode
EXTCLK Disabled
EXTCLK Enabled
Set R0x0018[0] = 1
SDATA
R0x0018[14] = 1