PDF: 4749051511/Source:7788125767
Aptina reserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
60
©2007 Aptina Imaging Corporation. All rights reserved.
MT9T111: Developer Guide
Output Interface Timing
Preliminary
Case 4: Parallel Output When SOI and EOI Are Enabled During FRAME_VALID
Figure 28 shows typical signal timing when the following options are applied:
1. Set en_soi_eoi = 1.
2. Set soi_eoi_in_fv = 1.
3. Set en_clk_invalid_data = 0.
4. Set en_clk_between_frames = 0.
Figure 28:
Timing of Parallel Output When SOI and EOI Are Enabled During FRAME_VALID
Notes:
1. Default PIXCLK is used in this example.
Case 5: Parallel Output When SOI and EOI Are Enabled But Not During FRAME_VALID
Figure 29 shows typical signal timing when the following options are applied:
1. Set en_soi_eoi = 1.
2. Set soi_eoi_in_fv = 0.
3. Set en_clk_invalid_data = 0.
4. Set en_clk_between_frames = 0.
Figure 29:
Timing of Parallel Output When SOI and EOI Are Enabled But Not During FRAME_VALID
Notes:
1. Default PIXCLK is used in this example.
EOI
SOI
FV
LV
PIXCLK
D
OUT
[7:0]
EOI
SOI
FV
LV
PIXCLK
D
OUT
[7:0]