MT9T111: Developer Guide
PLL and Clock Divider
PDF: 4749051511/Source:7788125767
Aptina eserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
21
©2007 Aptina Imaging Corporation All rights reserved.
Preliminary
PIXCLK and D
OUT
[7:0] Timing
By default in Rev3, pixel data (D
OUT
[7:0]) is output on the falling edge of PIXCLK. PIXCLK
in default mode is commonly referred to as an “inverted” PIXCLK because data changes
on the falling edge. The host controller should capture data on the rising edge of PIXCLK
while LV = 1. The PIXCLK polarity may be reversed by programming R0x3C20 in the
TX_SS register as shown in Table 8.
Table 8:
Polarity of PIXCLK
R0x3C20[0] Value
Sensor Outputs Data
Host Captures Data
0
Rising edge
Falling edge
1 (default Rev3)
Falling edge
Rising edge