PDF: 4749051511/Source:7788125767
Aptina reserves the right to change products or specifications without notice.
MT9T111_DG - Rev. B 9/10 EN
62
©2007 Aptina Imaging Corporation. All rights reserved.
MT9T111: Developer Guide
Output Interface Timing
Preliminary
Case 8: Parallel Output with Adaptive Clock Switching
Adaptive clock switching is supported for a JPEG continuous stream. The switching can
happen at any time during data transfer. Figure 32 shows typical signal timing when the
following options and a continuous PIXCLK are applied:
1. Set en_soi_eoi = 0.
2. Set en_clk_invalid_data = 1.
3. Set en_clk_between_frames = 0.
4. Set en_adaptive_clk = 1.
Figure 32:
Timing of Parallel Output with Adaptive Clock Switching
Notes:
1. Default PIXCLK is used in this example.
Case 9: Parallel Output with Adaptive Clock Switching and Embedded Thumbnail Data
Adaptive clock switching with thumbnail data is also supported for a JPEG continuous
stream. The switching can happen at any time during data transfer. Figure 33 shows
typical signal timing when the following options and a continuous PIXCLK are applied:
1. Set en_soi_eoi = 0.
2. Set en_clk_invalid_data = 1.
3. Set en_clk_between_frames = 0.
4. Set en_adaptive_clk = 1.
Figure 33:
Timing of Parallel Output with Adaptive Clock Switching and Embedded Thumbnail Data
Notes:
1. Default PIXCLK is used in this example.
FV
LV
PIXCLK
D
OUT
[7:0]
SOI
Thumbnail
Header
Thumbnail Data
JPEG
Data
EOI
FV
LV
PIXCLK
D
OUT
[7:0]
Thumbnail
Footer
JPEG
Data