Index
I-34
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
store pointer register instruction,
8-37
,
C-23
subbank access (SBNK[1:0]) field,
6-21
,
6-40
subroutines
defined,
4-13
program flow,
4-1
return from (RTS) instruction,
7-10
,
7-11
– (subtract) operator,
19-18
–|+ (vector subtract/add) operator,
19-18
subtract immediate instruction,
15-90
,
C-98
subtract instructions
quad 8-bit subtract,
C-106
quad 8-bit subtract-absolute-accumulate,
C-106
subtract,
15-86
,
C-96
subtract immediate,
15-90
,
C-98
vector add / subtract,
19-18
,
C-107
–|– (vector subtract/subtract) operator,
19-18
superscalar architecture,
20-1
supervisor mode,
1-4
,
3-1
,
3-7
disable interrupts instructions,
16-13
enable interrupts instructions,
16-15
exclusive supervisor instructions,
7-11
exclusive supervisor registers,
9-6
,
10-3
,
10-10
force interrupt / reset instructions,
16-19
idle instructions,
16-4
MMR access,
6-73
return instructions,
7-11
supervisor single step (SSSTEP) bit,
21-26
supervisor stack, preventing exceptions,
4-56
supervisor stack pointer (SP) register,
5-6
,
5-7
supply addressing,
5-2
support, technical or customer,
xxviii
SWRST (software reset register),
3-15
synchronize, core instruction,
16-5
synchronous dynamic random access
memory. See SDRAM
syntax
allreg,
10-2
case insensitivity,
1-8
comment delineator rules,
1-10
constant notation convention,
1-12
,
C-5
,
C-6
dagreg,
9-3
Dreg_even,
9-3
,
15-67
Dreg_hi,
8-45
,
9-16
,
15-43
,
15-58
,
19-3
Dreg_lo,
8-27
,
8-49
,
9-10
,
9-13
,
9-16
,
12-10
,
13-16
,
13-26
,
14-8
,
14-15
,
15-26
,
15-43
,
15-58
,
15-83
,
19-3
,
19-8
,
19-23
,
19-28
Dreg_lo_hi,
14-8
,
14-15
,
15-6
,
15-10
,
15-13
,
15-26
,
15-38
,
15-43
,
15-53
,
15-58
,
15-67
,
15-77
,
15-83
,
15-86
,
19-48
Dreg_odd,
9-3
,
15-67
free format rules,
1-9
genreg,
9-3
imm3 constant,
11-2
,
11-6
imm6 constant,
14-21
immediate values, notation convention,
1-11
instruction delimiting rules,
1-9
mostreg,
10-8
parallel instructions,
20-2
reg,
8-4
sysreg,
9-3
uimm3 constant,
11-2
,
11-6
uimm4 constant,
14-8
,
14-15
,
16-17
,
16-20
,
19-23
,
19-28
uimm5 constant,
13-2
,
13-4
,
13-6
,
14-8
,
14-15
SYSCFG (system configuration) register,
21-26
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...