Index
I-18
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
instruction pipeline
described,
4-3
stages,
4-7
stages (table),
4-7
instructions
See also specific instruction
16-bit parallel,
20-6
32-bit ALU/MAC,
20-3
ALU,
2-30
,
2-32
byte align,
18-3
conditional,
2-24
,
4-3
data cache control,
6-37
data cache lines,
17-1
FLUSH,
C-101
in pipeline when interrupt occurs,
4-67
interlocked pipeline,
6-66
issuing in parallel,
20-1
JUMP,
7-2
linkage,
10-17
load / store,
6-66
multi-issue instruction,
20-1
multiplier,
2-38
program flow,
7-2
protected,
3-4
return,
3-5
,
7-10
shifter,
2-53
store,
20-6
stored in memory,
6-65
synchronizing,
6-68
video pixel operations,
18-1
width,
4-8
instruction set, optimization of,
1-4
instruction summary, AAU,
5-20
instruction test command
(ITEST_COMMAND) register,
6-21
instruction test data (ITEST_DATAx)
registers,
6-22
,
17-2
instruction test registers,
6-19
to
6-23
writing to,
6-20
instruction watchpoint address control
(WPIACTL) register,
21-7
instruction watchpoint address count
(WPIACNTn) registers,
21-5
,
21-6
instruction watchpoint address (WPIAn)
registers,
21-5
instruction watchpoints, control bits,
21-4
integer
data format,
D-1
mode,
2-15
,
D-6
multiplication,
2-45
integer multiplier results format,
2-17
internal memory
described,
1-5
L1 memory,
6-2
interrupt assignment register (IAR),
1-8
interrupt controller registers,
B-6
interrupt handling, instructions in pipeline,
4-67
interrupt mask (IMASK) register,
16-15
interrupt priority (IPRIO) register,
6-35
interrupts
cause,
1-7
control of system,
4-30
core,
6-34
definition,
4-30
disabling,
6-74
,
16-13
enabling,
16-15
enabling and disabling,
6-74
force interrupt / reset (RAISE)
instruction,
16-17
for peripheral,
4-33
general-purpose,
4-30
,
4-37
,
4-47
generated by peripheral,
4-31
global enabling and disabling,
4-48
hardware error,
4-59
initialization,
4-34
IPRIO register,
6-35
multiple sources,
4-32
nested,
4-40
,
4-51
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...