ADSP-BF53x/BF56x Blackfin Processor Programming Reference
I-35
Index
SYSCR (system reset configuration)
register,
3-14
sysreg, syntax,
9-3
system and core event mapping (table),
4-30
system and core MMRs,
3-4
system and core reset,
3-16
system configuration (SYSCFG) register,
21-26
system events
controlling,
1-7
prioritizing,
1-7
system interrupt assignment (SIC_IARx)
register 0. See SIC_IARx
system interrupt assignment (SIC_IARx)
registers. See SIC_IARx
system interrupt controller (SIC). See SIC
system interrupt mask (SIC_IMASK)
register. See SIC_IMASK
system interrupt processing,
4-31
system interrupts,
4-30
system interrupt status (SIC_ISR) register.
See SIC_ISR
system interrupt wakeup enable
(SIC_IWR) register. See SIC_IWR
system registers, protecting from
unintended access,
1-4
system reset configuration (SYSCR)
register. See SYSCR
system software reset,
3-12
,
3-14
system stack, recommendation for
allocating,
4-56
system synchronize instruction,
C-99
system synchronize (SSYNC) instruction,
16-8
T
tag, definition,
6-76
tag[1:0] field,
6-23
tag[19:4] field,
6-23
,
6-42
tag[3:2] field,
6-23
,
6-42
tag bit,
6-42
TAGSELB (array access) bit,
6-21
TBUF[15:0] field,
21-18
TBUF[31:16] field,
21-18
TBUFCNT[4:0] field,
21-17
TBUFCTL (trace buffer control) register,
21-16
TBUFEN bit,
21-17
TBUFOVF bit,
21-16
,
21-17
TBUFPWR bit,
21-16
,
21-17
TBUFSTAT (trace buffer status) register,
21-17
TBUF (trace buffer) register,
21-16
,
21-18
technical support,
xxviii
test and set byte (atomic) instruction,
16-22
,
C-99
TESTSET (test and set byte) instruction
atomic operations,
6-72
syntax,
16-22
three-operand shift,
2-50
throughput
achieved by SRAM,
6-2
interlocked pipeline,
6-66
trace buffer
configuring,
21-15
exception,
4-66
reading,
21-16
zero-overhead loops,
21-15
trace buffer control (TBUFCTL) register,
21-16
trace buffer status (TBUFSTAT) register,
21-17
trace buffer (TBUF) register,
21-16
,
21-18
trace unit,
21-15
to
21-18
emulation mode,
21-18
trace unit registers,
B-8
truncation
behavior,
1-20
defined,
1-20
,
2-23
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...