Index
I-26
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
operators
(continued)
* (multiply),
19-3
* multiply,
15-43
,
15-53
,
15-58
,
15-67
=– (negate, two’s-complement),
19-46
=– negate (two’s-complement) assign,
15-73
– (subtract),
19-18
– subtract,
15-10
,
15-13
,
15-86
–= subtract assign,
15-34
,
15-53
,
15-58
,
15-67
,
15-90
option flags
16-bit accumulator extraction with x2
scaling, 16-bit saturation and
rounding (S2RND),
9-16
,
15-43
,
15-58
,
15-67
32-bit accumulator extraction with x2
scaling and 32-bit saturation (ISS2),
9-16
,
15-43
,
15-58
,
15-67
arithmetic shift left (ASL),
13-21
,
19-8
,
19-18
arithmetic shift right (ASR),
13-21
,
19-8
,
19-18
bit reverse (BREV),
15-37
cross outputs (CO),
19-18
fraction, unsigned operator (FU),
15-43
,
15-53
,
15-58
,
15-67
high half-word accumulator extraction
with saturation and rounding (IH),
9-16
,
15-43
,
15-58
integer, signed operator (IS),
9-16
,
15-43
,
15-53
,
15-58
,
15-67
integer, unsigned operator (IU),
9-16
,
15-43
,
15-58
integer, unsigned operator (IU), use with
compare instructions,
11-2
,
11-6
integer signed operator (IS),
9-16
integer unsigned operator (IU),
9-16
mixed mode (M),
19-38
,
19-41
option flags
(continued)
no saturate (NS), negate
(two’s-complement) instruction,
15-73
no saturate (NS), subtract instruction,
15-86
no saturate (NS) add instruction,
15-6
saturate accumulator at 32-bit word
boundary (W32),
15-34
,
15-37
,
15-53
saturate and cross outputs (SCO),
19-18
saturate (S),
19-18
saturate (S), arithmetic shift instruction,
14-7
saturate (S), negate (two’s-complement)
instruction,
15-73
saturate (S), subtract instruction,
15-86
saturate (S) add instruction,
15-6
saturate (S) instruction,
15-80
sign extended (X),
8-3
,
8-19
,
8-34
,
9-13
,
13-10
,
13-16
sign-extended (X),
9-25
truncate, signed fraction operands (T),
15-43
,
15-58
truncate, unsigned fraction operands
(TFU),
15-43
,
15-58
truncate (T),
9-16
,
18-19
zero extended (Z),
8-3
,
8-15
,
8-31
,
9-10
,
13-16
zero-extended (Z),
9-23
ordering
loads and stores,
6-67
weak and strong,
6-67
OR operation,
12-6
,
C-43
OR operator,
2-26
,
12-6
,
C-43
outer loops,
4-25
overflow
arithmetic flag, behavior,
1-17
arithmetic status flags,
1-15
,
C-7
behavior,
1-18
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...