Index
I-24
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
multiplier
(continued)
arithmetic integer modes formats,
2-16
data types,
2-14
fractional modes format,
2-16
instruction effects on flags,
2-38
instruction options,
2-40
operands for input,
2-36
operations,
2-36
results,
2-37
results saturation,
2-38
results storage,
2-42
rounding,
2-37
saturation,
2-38
status,
2-24
status bits,
2-38
multiplier accumulators. See MAC
multiplier results rounding,
2-19
* (multiply) operator,
19-3
multiply, vector instruction,
19-38
,
C-115
multiply 16-bit operands instruction,
15-43
,
C-62
multiply 32-bit operands instruction,
15-51
,
C-68
multiply-and-accumulate functions,
2-17
multiply and accumulate (MAC) unit. See
MAC (multiplier-accumulator)
multiply and multiply-accumulate, vector
instruction,
19-41
,
C-121
multiply and multiply-accumulate to
accumulator instruction,
15-53
,
C-69
multiply and multiply-accumulate to data
register instruction,
15-67
,
C-86
multiply and multiply-accumulate to
half-register instruction,
15-58
,
C-74
multiply without accumulate,
2-44
fractional, unsigned operand example,
2-45
unsigned integer operand example,
2-45
N
=– (negate, two’s-complement) operator,
19-46
negate CC instruction,
11-15
,
C-42
negate instructions
negate CC,
11-15
,
C-42
vector negate,
19-46
,
C-138
negate (two’s-complement) instruction,
15-73
,
C-93
negative result (AN) bit,
2-25
nestable loops, registers,
7-15
nested interrupt
explained,
4-51
IPEND register,
4-40
logging,
4-55
nested interrupt handling (figure),
4-53
nested ISR
example Epilog code,
4-54
example Prolog code,
4-53
nested loops,
4-25
,
7-16
nesting of events,
1-6
NIM core event,
4-30
NMI event,
1-7
NMI (nonmaskable interrupt) bit,
1-7
,
3-1
,
4-40
,
4-41
,
4-46
nonaligned memory operations,
6-71
nonmaskable interrupt (NMI). See NMI
non-nested interrupt
defined,
4-51
interrupt handling (figure),
4-51
non-OS environments,
3-7
non-processing states,
3-2
nonsequential program
operation,
4-9
structures,
4-1
no op (MNOP) instruction, parallel
instruction issues,
20-2
no op (NOP) instruction,
16-25
,
C-99
NOP (16-bit no op) instruction,
16-25
NOP instruction,
C-99
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...