ADSP-BF53x/BF56x Blackfin Processor Programming Reference
6-5
Memory
L1 Instruction Memory
L1 Instruction Memory consists of a combination of dedicated SRAM and
banks which can be configured as SRAM or cache. For the 16K byte bank
that can be either cache or SRAM, control bits in the
IMEM_CONTROL
regis-
ter can be used to organize all four subbanks of the L1 Instruction
Memory as:
• A simple SRAM
• A 4-Way, set associative instruction cache
• A cache with as many as four locked Ways
L
L1 Instruction Memory can be used only to store instructions.
IMEM_CONTROL Register
The Instruction Memory Control register (
IMEM_CONTROL
) contains con-
trol bits for the L1 Instruction Memory. By default after reset, cache and
Cacheability Protection Lookaside Buffer (CPLB) address checking is dis-
abled (see
“L1 Instruction Cache” on page 6-10
).
When the
LRUPRIORST
bit is set to 1, the cached states of all
CPLB_LRUPRIO
bits (see
“ICPLB_DATAx Registers” on page 6-55
) are cleared. This
simultaneously forces all cached lines to be of equal (low) importance.
Cache replacement policy is based first on line importance indicated by
the cached states of the
CPLB_LRUPRIO
bits, and then on LRU (least
recently used). See
“Instruction Cache Locking by Line” on page 6-16
for
complete details. This bit must be 0 to allow the state of the
CPLB_LRUPRIO
bits to be stored when new lines are cached.
The
ILOC[3:0]
bits provide a useful feature only after code has been man-
ually loaded into cache. See
“Instruction Cache Locking by Way” on page
6-17
. These bits specify which Ways to remove from the cache replace-
ment policy. This has the effect of locking code present in
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...