Index
I-6
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
cache line
components,
6-10
definition,
6-74
replacement unit,
6-15
states,
6-34
cache memory, programming model,
6-2
cache misses
cache controller,
6-33
contrasted with cache hits,
6-13
definition,
6-74
replacement policy,
6-15
cache way lock (ILOC[3:0]) field,
6-5
,
6-7
,
6-17
CALL instruction
direct,
4-12
dynamic range,
4-12
indirect,
4-12
opcode range,
C-13
range,
4-12
return address,
4-10
subroutines,
4-13
syntax,
7-8
carry bits,
2-14
CC (control code) bit,
1-15
diagram,
2-25
JUMP instruction,
4-10
ways of accessing,
4-18
CCEN (cycle counter enable) bit,
21-26
CEC (core event controller),
1-7
,
4-48
,
4-55
choice of one register within a group,
notation convention,
C-5
circular addressing,
1-21
automatic,
1-21
behavior,
1-21
buffer register initialization,
15-17
,
15-35
,
15-39
,
15-91
buffer registers,
1-21
buffer registers listed,
1-21
disabling,
1-14
,
1-21
,
1-22
,
C-3
circular addressing
(continued)
enabling,
1-22
example instructions,
1-22
initializing buffer registers,
8-11
,
8-24
,
8-28
,
8-42
,
8-46
,
8-50
load data register,
8-11
load high data register half,
8-24
load low data register half,
8-28
store data register,
8-41
store high data register half,
8-46
store low data register half,
8-50
supporting add immediate instructions,
15-16
supporting modify – decrement
instructions,
15-35
supporting modify – increment
instructions,
15-39
supporting subtract immediate
instructions,
15-90
circular buffer addressing
defined,
5-12
registers,
5-12
wraparound,
5-15
circular buffers,
5-8
addressing,
5-12
contents,
1-21
maximum length of,
1-21
setting addresses for,
5-3
circular data buffers (figure),
5-14
clean, memory term definition,
6-75
CLI (disable interrupts) instruction,
6-74
,
16-13
CMPLP[1:0] field,
21-17
code examples
core MMR programming,
6-74
epilog code for nested ISR,
4-54
exception handler,
4-68
exception routine,
4-70
interrupt enabling and disabling,
6-74
load base of MMRs,
6-74
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...