Index
I-36
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
two’s complement format,
D-1
two’s-complement (vector negate)
instruction,
19-46
two-dimensional loops,
4-24
two-operand shift, defined,
2-49
U
uimm15 constant,
8-31
,
8-34
,
8-54
uimm16 constant,
8-4
uimm16m2 constant,
8-15
,
8-19
,
8-50
uimm17m4 constant,
8-7
,
8-11
,
8-37
,
8-41
uimm18m4 constant,
10-17
uimm3 constant,
11-2
,
11-6
uimm4 constant,
14-8
,
14-15
,
16-17
,
16-20
,
19-23
,
19-28
uimm5 constant,
13-2
,
13-4
,
13-6
,
13-8
,
14-8
,
14-15
uimm5m2 constant,
8-15
,
8-19
,
8-50
uimm6m4 constant,
8-7
,
8-11
,
8-37
,
8-41
uimm7m4 constant,
8-7
,
8-11
,
8-37
,
8-41
unbiased rounding,
1-19
,
2-19
unconditional branches
branch latency,
4-21
branch target address,
4-21
undefined instruction,
4-65
unknown jump (JUMP.0) instruction,
4-11
UNLINK instruction
code sequence,
4-17
syntax,
10-17
unrecoverable event,
4-65
unrolling loops, example,
4-26
unsigned fraction operands (TFU)
multiply 16-bit operands instruction,
15-43
multiply and multiply-accumulate to
half-register instruction,
15-58
use with multiply instructions,
15-43
,
15-58
unsigned integer,
D-1
unsigned numbers
data formats,
2-13
defined,
2-4
unsigned operator (FU)
multiply 16-bit operands instruction,
15-43
multiply and multiply-accumulate to
accumulator instruction,
15-53
multiply and multiply-accumulate to
data register instruction,
15-67
multiply and multiply-accumulate to
half-register instruction,
15-58
use with multiply instructions,
15-43
,
15-53
,
15-58
,
15-67
unsigned operator (IU)
multiply 16-bit operands instruction,
15-43
multiply and multiply-accumulate to
half-register instruction,
15-58
use with multiply instructions,
15-43
,
15-58
upper bits of address for match[21:6] field,
6-59
,
6-60
upper bits of address for match[5:0] field,
6-59
,
6-60
user_label,
7-3
,
7-6
,
7-8
user mode
accessible registers,
3-3
accessing MMRs,
6-73
access restriction,
1-4
defined,
3-1
entering,
3-5
leaving,
3-6
memory protection,
6-53
protected instructions,
3-4
user stack pointer (USP) register. See USP
USP (user stack pointer),
3-7
,
5-6
,
5-7
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...