Vector Operations Instructions
C-130
ADSP-BF53x/BF56x Blackfin Processor Programming Reference
Vector Multiply and
Multiply-Accumulate
0xC09C 2000—
0xC09F FFFF
1 1 0 0 0 0 0 0 1 0 0 1 1 1
op1
Dreg
half 1 1
op0
Dreg
half 0
Dest.
Dreg #
src_reg_
0 Dreg #
src_reg_
1 Dreg #
Dreg_even = (A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) ,
Dreg_odd = (A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) (FU, M)
Vector Multiply and
Multiply-Accumulate
0xC11C 2000—
0xC11F FFFF
1 1 0 0 0 0 0 1 0 0 0 1 1 1
op1
Dreg
half 1 1
op0
Dreg
half 0
Dest.
Dreg #
src_reg_
0 Dreg #
src_reg_
1 Dreg #
Dreg_even = (A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) ,
Dreg_odd = (A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) (IS, M)
Vector Multiply and
Multiply-Accumulate
0xC03C 2000—
0xC03F FFFF
1 1 0 0 0 0 0 0 0 0 1 1 1 1
op1
Dreg
half 1 1
op0
Dreg
half 0
Dest.
Dreg #
src_reg_
0 Dreg #
src_reg_
1 Dreg #
Dreg_even = (A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) ,
Dreg_odd = (A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) (S2RND, M)
Vector Multiply and
Multiply-Accumulate
0xC13C 2000—
0xC13F FFFF
1 1 0 0 0 0 0 1 0 0 1 1 1 1
op1
Dreg
half 1 1
op0
Dreg
half 0
Dest.
Dreg #
src_reg_
0 Dreg #
src_reg_
1 Dreg #
NOTE: When issuing compatible load/store instructions in parallel with a Vector Multiply and Multi-
ply-Accumulate instruction, add 0x0800 0000 to the Vector Multiply and Multiply-Accumulate opcode.
NOTE: The ranges of these vector opcodes naturally overlaps with the component scalar Multiply and
Multiply-Accumulate opcodes. In fact, each vector opcode is the logical “OR” of the two component sca-
lar opcodes.
Dreg_even = (A0 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) ,
Dreg_odd = (A1 {=, +=, or –=} Dreg_lo_hi * Dreg_lo_hi) (ISS2, M)
Table C-21. Vector Operations Instructions (Sheet 24 of 33)
Instruction
and Version
Opcode
Range
Bin
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Содержание ADSP-BF53x Blackfin
Страница 38: ...Conventions xxxviii ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 134: ...System Reset and Powerup 3 18 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 324: ...Instruction Overview 7 20 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 486: ...Instruction Overview 13 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 512: ...Instruction Overview 14 26 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 604: ...Instruction Overview 15 92 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 688: ...Instruction Overview 18 48 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 742: ...Instruction Overview 19 54 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 752: ...Examples 20 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 780: ...Product Identification Register 21 28 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 790: ...ADSP BF535 Flags A 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 800: ...Performance Monitor Registers B 10 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 994: ...Instructions Listed By Operation Code C 194 ADSP BF53x BF56x Blackfin Processor Programming Reference...
Страница 1042: ...Index I 40 ADSP BF53x BF56x Blackfin Processor Programming Reference...