MC97F2664
82
April 11, 2014 Ver. 1.4
P35DB (P35 Debounce Enable Register) : F1H
7
6
5
4
3
2
1
0
–
P53DB
P52DB
P51DB
P50DB
P32DB
P31DB
P30DB
–
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 00H
P53DB
Configure Debounce of P53 Port
0
Disable
1
Enable
P52DB
Configure Debounce of P52 Port
0
Disable
1
Enable
P51DB
Configure Debounce of P51 Port
0
Disable
1
Enable
P50DB
Configure Debounce of P50 Port
0
Disable
1
Enable
P32DB
Configure Debounce of P32 Port
0
Disable
1
Enable
P31DB
Configure Debounce of P31 Port
0
Disable
1
Enable
P30DB
Configure Debounce of P30 Port
0
Disable
1
Enable
NOTES) 1. If a level is not detected on an enabled pin three or four times in a row at the sampling clock, the
signal is eliminated as noise.
2. A pulse level should be input for the duration of 3 clocks or more to be actually detected as a valid
edge.
3. The port debounce is automatically disabled at stop mode and recovered after stop mode release.
4. Refer to the port 2 debounce enable register (P2DB) for the debounce clock of port 3 and port 5.
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...