MC97F2664
112
April 11, 2014 Ver. 1.4
11. Peripheral Hardware
11.1 Clock Generator
11.1.1 Overview
As shown in Figure 11.1, the clock generator produces the basic clock pulses which provide the system clock to
be supplied to the CPU and the peripheral hardware. It contains main/sub-frequency clock oscillator. The
main/sub clock operation can be easily obtained by attaching a crystal between the XIN/SXIN and XOUT/SXOUT
pin, respectively. The main/sub clock can be also obtained from the external oscillator. In this case, it is
necessary to put the external clock signal into the XIN/SXIN pin and open the XOUT/SXOUT pin. The default
system clock is 1MHz INT-RC Oscillator and the default division rate is sixteen. In order to stabilize system
internally, it is used 1MHz INT-RC oscillator on POR.
- Calibrated Internal RC Oscillator (16 MHz)
. INT-RC OSC/1 (16 MHz)
. INT-RC OSC/2 (8 MHz)
. INT-RC OSC/4 (4 MHz)
. INT-RC OSC/8 (2 MHz)
. INT-RC OSC/16 (1 MHz, Default system clock)
. INT-RC OSC/32 (0.5 MHz)
- Main Crystal Oscillator (0.4~16 MHz)
- Sub Crystal Oscillator (32.768 kHz)
- Internal WDTRC Oscillator (5 kHz)
11.1.2 Block Diagram
Clock
Change
System
Clock Gen.
SCLK (fx)
(Core, System,
Peripheral)
DCLK
BIT
WDT
BIT
overflow
XIN
XOUT
Main OSC
f
XIN
STOP Mode
XCLKE
Internal RC OSC
(16MHz)
STOP Mode
IRCE
f
IRC
1/1
1/2
1/4
1/8
M
U
X
WDTRC OSC
(5kHz)
WDTCK
Stabilization Time
Generation
M
U
X
BIT clock
WDT clock
SXIN
SXOUT
Sub OSC
f
SUB
STOP Mode
SCLKE
WT
2
SCLK[1:0]
/256
1/16
1/32
3
IRCS[2:0]
fx/4096
fx/1024
fx/128
fx/16
M
U
X
2
BITCK[1:0]
Figure 11.1 Clock Generator Block Diagram
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...