MC97F2664
April 11, 2014 Ver. 1.4
131
11.5.6 Register Map
Table 11-6 Timer 0/1/2/3 Register Map
Name
Address
Dir
Default
Description
TnCNT
B3H/B6H/BBH/BEH R
00H
Timer n Counter Register
TnDR
B4H/B7H/BCH/BFH R/W
FFH
Timer n Data Register
TnCDR
B4H/B7H/BCH/BFH R
00H
Timer n Capture Data Register
TnCR
B2H/B5H/BAH/BDH R/W
00H
Timer n Control Register
TINTCR
95H
R/W
00H
Timer Interrupt Control Register
TIFLAG0
96H
R/W
00H
Timer Interrupt Flag Register
11.5.6.1 Timer/Counter 0/1/2/3 Register Description
The timer/counter 0/1/2/3 register consists of timer 0/1/2/3 counter register (TnCNT), timer 0/1/2/3 data register
(TnDR), timer 0/1/2/3 capture data register (TnCDR), timer 0/1/2/3 control register (TnCR), timer interrupt control
register(TINTCR), and timer interrupt flag register(TIFLAG0).
11.5.6.2 Register Description for Timer/Counter 0/1/2/3
TnCNT (Timer n Counter Register) : B3H/B6H/BBH/BEH, n=0, 1, 2, and 3
7
6
5
4
3
2
1
0
TnCNT7
TnCNT6
TnCNT5
TnCNT4
TnCNT3
TnCNT2
TnCNT1
TnCNT0
R
R
R
R
R
R
R
R
Initial value : 00H
TnCNT[7:0]
Tn Counter
TnDR (Timer n Data Register : Write only when it is capture mode) : B4H/B7H/BCH/BFH, n=0, 1, 2, and 3
7
6
5
4
3
2
1
0
TnDR7
TnDR6
TnDR5
TnDR4
TnDR3
TnDR2
TnDR1
TnDR0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : FFH
TnDR[7:0]
Tn Data
TnCDR (Timer n Capture Data Register : Capture mode only) : B4H/B7H/BCH/BFH, n=0, 1, 2, and 3
7
6
5
4
3
2
1
0
TnCDR7
TnCDR6
TnCDR5
TnCDR4
TnCDR3
TnCDR2
TnCDR1
TnCDR0
R
R
R
R
R
R
R
R
Initial value : 00H
TnCDR[7:0]
Tn Capture Data
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...