MC97F2664
April 11, 2014 Ver. 1.4
99
10.8 Interrupt Enable Accept Timing
Figure 10.7 Interrupt Response Timing Diagram
10.9 Interrupt Service Routine Address
Figure 10.8 Correspondence between Vector Table Address and the Entry Address of ISP
10.10 Saving/Restore General-Purpose Registers
Figure 10.9 Saving/Restore Process Diagram and Sample Source
Main Task
Saving
Register
Restoring
Register
Interrupt
Service Task
INTxx : PUSH PSW
PUSH DPL
PUSH DPH
PUSH B
PUSH ACC
∙
∙
Interrupt_Processing:
∙
∙
POP ACC
POP B
POP DPH
POP DPL
POP PSW
RETI
01H
25H
00B3H
00B4H
Basic Interval Timer
Vector Table Address
0EH
2EH
0125H
0126H
Basic Interval Timer
Service Routine Address
Interrupt
Latched
Interrupt
goes
Active
System
Clock
Max. 4 Machine Cycle
4 Machine Cycle
Interrupt Processing
: LCALL & LJMP
Interrupt Routine
Содержание MC97F2664
Страница 20: ...MC97F2664 20 April 11 2014 Ver 1 4 4 Package Diagram Figure 4 1 64 Pin LQFP 1010 Package...
Страница 21: ...MC97F2664 April 11 2014 Ver 1 4 21 Figure 4 2 64 Pin LQFP 1414 Package...
Страница 22: ...MC97F2664 22 April 11 2014 Ver 1 4 Figure 4 3 64 Pin QFN Package...
Страница 23: ...MC97F2664 April 11 2014 Ver 1 4 23 Figure 4 4 44 Pin MQFP 1010 Package...